A Novel Power-Aware and High Performance Full Adder Cell for Ultra-Low Power Designs

被引:0
作者
Ramireddy, Gangadhar Reddy [1 ]
Ravindra, J. V. R. [1 ]
机构
[1] Vardhaman Coll Engn, C ARCL, Hyderabad, Andhra Pradesh, India
来源
2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014) | 2014年
关键词
LP XOR Gate; Logic Style; VLSI; LOGIC; CMOS;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The design of low power VLSI circuit is a challenging task at deep sub-micron technologies. Full adder is a basic key element of many arithmetic circuits like multiplexers, subtracters, dividers, etc... Since the technology is changing at a rapid pace, it is essential to develop and design new methodologies or circuits, which are going to reduce power consumption and worst case delay of circuits. In this regards, this paper is proposing a new circuit design for obtaining full adder functionality of 1-Bit. The proposed full adder is designed with 10-Transistors. The proposed 10-Transistor full adder uses two Low Power XOR gates and a two transistor multiplexer. All the designed circuits in this paper are captured and simulated using Virtuso Schematic Editor and Spectre simulator. These tools are part of Cadence Virtuoso Design Environment provided by Cadence Design Systems. Generic Process Design Kit(GPDK) 45nm technology file is used to get the transistor models. Pre-layout simulation results turn out that the proposed 10-Transistor full adder performance better.
引用
收藏
页码:1121 / 1126
页数:6
相关论文
共 15 条
[1]  
Abbasalizadeh Soolmaz, 2012, 20 IR C EL ENG ICEE2
[2]  
Abu-AShama E., 1996, IEEE INT S CIRC SYST
[3]  
Ajay Kumar Ajay Kumar, 2012, Recent Research in Science and Technology, V4, P1
[4]  
Baliga A., 2011, Proceedings of the 4th International Conference on Emerging Trends in Engineering and Technology (ICETET 2011), P284, DOI 10.1109/ICETET.2011.25
[5]  
Bernstein Kerry, 1998, HIGH SPEED CMOS LOGI
[6]   A review of 0.18-μm full adder performances for tree structured arithmetic circuits [J].
Chang, CH ;
Gu, JM ;
Zhang, MY .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) :686-695
[7]  
Cutitaru M, 2013, MIDWEST SYMP CIRCUIT, P13, DOI 10.1109/MWSCAS.2013.6674573
[8]  
Khatibzadeh A. A., 2004, Canadian Conference on Electrical and Computer Engineering 2004 (IEEE Cat. No.04CH37513), P2139, DOI 10.1109/CCECE.2004.1347666
[9]  
Lixin Gao, 2011, 2011 International Conference on Electronic & Mechanical Engineering and Information Technology (EMEIT 2011), P4306, DOI 10.1109/EMEIT.2011.6023114
[10]  
Maurya A. K., 2011, 2011 International Conference on Communication Systems and Network Technologies (CSNT), P460, DOI 10.1109/CSNT.2011.100