Mechanisms Limiting EOT Scaling and Gate Leakage Currents of High-k/Metal Gate Stacks Directly on SiGe

被引:93
作者
Huang, Jeff [1 ]
Kirsch, Paul D. [1 ]
Oh, Jungwoo [1 ]
Lee, Se Hoon [1 ]
Majhi, Prashant [1 ]
Harris, H. Rusty [2 ]
Gilmer, Daivd C. [1 ]
Bersuker, Germadi [1 ]
Heh, Dawei [1 ]
Park, Chang Seo [1 ]
Park, Chanro [1 ]
Tseng, Hsing-Huang [1 ]
Jammy, Raj [1 ]
机构
[1] SEMATECH, Austin, TX 78741 USA
[2] Texas A&M Univ, College Stn, TX 77843 USA
关键词
Equivalent oxide thickness (EOT); HfSiON; high-k; SiGe; TECHNOLOGY;
D O I
10.1109/LED.2008.2011754
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter addresses mechanisms responsible for a high gate leakage current (J(g)) and a thick interfacial layer in the surface channel SiGe pFET enabling transistor fabrication with sub-1-nm equivalent-oxide-thickness (EOT) high-k/metal gate stack. The primary mechanism limiting EOT scaling is Ge-enhanced Si oxidation resulting in a thick (1.4-nm) SiOx interface layer. A secondary mechanism, i.e., Ge diffusion (>= 3%) into high-k, results in high. In the framework of this understanding, we optimized a high-k nitridation process to form as an efficient diffusion barrier, which reduces both 0 and Ge diffusion resulting in the total gate stack EOT similar to 0.9 nm with J(g) comparable to that of bulk Si substrate samples. The proposed plasma nitridation process enables fabrication of the sub-1-nm EOT gate-first gate stack with HfSiON dielectric directly on SiGe without Si cap.
引用
收藏
页码:285 / 287
页数:3
相关论文
共 11 条
[1]   Very low threshold, carrier-confined diode lasers by a single selective area growth [J].
Cai, JX ;
Choa, FS ;
Gu, YL ;
Ji, XM ;
Yan, JZ ;
Ru, GY ;
Cheng, LW ;
Fan, JY .
APPLIED PHYSICS LETTERS, 2006, 88 (17)
[2]   Impact of strained-Si thickness and Ge out-diffusion on gate oxide quality for strained-Si surface channel n-MOSFETs [J].
Dalapati, GK ;
Chattopadhyay, S ;
Kwa, KSK ;
Olsen, SH ;
Tsang, YL ;
Agaiby, R ;
O'Neill, AG ;
Dobrosz, P ;
Bull, SJ .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (05) :1142-1152
[3]   Band-engineered low PMOS VT with high-K/metal gates featured in a dual channel CMOS integration scheme [J].
Harris, H. Rusty ;
Kalra, Pankaj ;
Majhi, Prashant ;
Hussain, Muhammed ;
Kelly, David ;
Oh, Jungwoo ;
He, Dawei ;
Smith, Casey ;
Barnett, Joel ;
Kirsch, Paul D. ;
Gebara, Gabriel ;
Jur, Jess ;
Lichtenwalner, Daniel ;
Lubow, Abigail ;
Ma, T. P. ;
Sung, Guangyu ;
Thompson, Scott ;
Lee, Byoung Hun ;
Tseng, Hsing Huang ;
Jammy, Raj .
2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, :154-+
[4]   A Reliable Web Service Implementation Approach for Large Commercial Applications [J].
Huang, Jianbin ;
Sun, Heli .
PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON ELECTRONIC COMMERCE AND SECURITY, 2008, :82-+
[5]   Direct comparison of ZrO2 and HfO2 on Ge substrate in terms of the realization of ultrathin high-κ gate stacks [J].
Kamata, Y ;
Kamimuta, Y ;
Ino, T ;
Nishiyama, A .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B) :2323-2329
[6]  
Koyama M, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P849, DOI 10.1109/IEDM.2002.1175970
[7]   OXIDATION STUDIES OF SIGE [J].
LEGOUES, FK ;
ROSENBERG, R ;
NGUYEN, T ;
HIMPSEL, F ;
MEYERSON, BS .
JOURNAL OF APPLIED PHYSICS, 1989, 65 (04) :1724-1728
[8]   A 45nm logic technology with high-k plus metal gate transistors, strained silicon, 9 Cu interconnect layers, 193nm dry patterning, and 100% Pb-free packaging [J].
Mistry, K. ;
Allen, C. ;
Auth, C. ;
Beattie, B. ;
Bergstrom, D. ;
Bost, M. ;
Brazier, M. ;
Buehler, M. ;
Cappellani, A. ;
Chau, R. ;
Choi, C. -H. ;
Ding, G. ;
Fischer, K. ;
Ghani, T. ;
Grover, R. ;
Han, W. ;
Hanken, D. ;
Hatttendorf, M. ;
He, J. ;
Hicks, J. ;
Huessner, R. ;
Ingerly, D. ;
Jain, P. ;
James, R. ;
Jong, L. ;
Joshi, S. ;
Kenyon, C. ;
Kuhn, K. ;
Lee, K. ;
Liu, H. ;
Maiz, J. ;
McIntyre, B. ;
Moon, P. ;
Neirynck, J. ;
Pei, S. ;
Parker, C. ;
Parsons, D. ;
Prasad, C. ;
Pipes, L. ;
Prince, M. ;
Ranade, P. ;
Reynolds, T. ;
Sandford, J. ;
Schifren, L. ;
Sebastian, J. ;
Seiple, J. ;
Simon, D. ;
Sivakumar, S. ;
Smith, P. ;
Thomas, C. .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :247-+
[9]   High performance pMOSFETs using Si/Si1-xGex/Si quantum wells with high-k/metal gate stacks and additive uniaxial strain for 22 nm technology node [J].
Suthram, S. ;
Majhi, P. ;
Sun, G. ;
Kalra, P. ;
Harris, H. R. ;
Choi, K. J. ;
Heh, D. ;
Oh, J. ;
Kelly, D. ;
Choi, R. ;
Cho, B. J. ;
Hussain, M. M. ;
Smith, C. ;
Banerjee, S. ;
Tsai, W. ;
Thompson, S. E. ;
Tseng, H. H. ;
Jammy, R. .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :727-+
[10]  
Tezuka T, 2004, 2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P198