Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices

被引:42
作者
Hsiao, Yi-Hsuan [1 ,2 ]
Lue, Hang-Ting [1 ]
Chen, Wei-Chen [1 ]
Chang, Kuo-Pin [1 ]
Shih, Yen-Hao [1 ]
Tsui, Bing-Yue [2 ]
Hsieh, Kuang-Yeu [1 ]
Lu, Chih-Yuan [1 ]
机构
[1] Macronix Int Co Ltd, Hsinchu 300, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
3-D NAND Flash; grain boundary; grain boundary traps; poly Si thin-film transistor (TFT); vertical gate (VG); SI; TFTS;
D O I
10.1109/TED.2014.2318716
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The 3-D stacking of multiple layers of NAND using thin-film transistor (TFT) devices is widely accepted as the next step in continuing NAND Flash scaling. Low mobility and reliability problems are two well-known concerns regarding TFT devices. However, another important implication of using TFT devices is that the Vt variation induced by randomly distributed grain boundaries degrades the array performance. In this paper, an extensive TCAD simulation was conducted to systematically investigate how grain boundary generated traps affect NAND Flash devices. Minimizing the density of grain boundary traps is crucial for array performance. In addition, optimal gate control ability reduces the impact of grain boundaries. Thus, using double gate architecture in vertical gate 3-D NAND is favorable. Furthermore, when pitch is scaled in the future, device exhibiting smaller channel thickness should be used to increase the gate control.
引用
收藏
页码:2064 / 2070
页数:7
相关论文
共 16 条
[1]  
[Anonymous], 2013, SENT TCAD G2012 06 M
[2]   Effects of grain boundaries, field-dependent mobility, and interface trap states on the electrical characteristics of pentacene TFT [J].
Bolognesi, A ;
Berliocchi, M ;
Manenti, M ;
Di Carlo, A ;
Lugli, P ;
Lmimouni, K ;
Dufour, C .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (12) :1997-2003
[3]   An analytical grain-barrier height model and its characterization for intrinsic poly-Si thin-film transistor [J].
Chen, HL ;
Wu, CY .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (10) :2245-2247
[4]   A new I-V model considering the impact-ionization effect initiated by the DIGBL current for the intrinsic n-channel poly-Si TFT's [J].
Chen, HL ;
Wu, CY .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (04) :722-728
[5]   PHYSICAL MODELS FOR DEGRADATION EFFECTS IN POLYSILICON THIN-FILM TRANSISTORS [J].
HACK, M ;
LEWIS, AG ;
WU, IW .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (05) :890-897
[6]  
Hsiao Y.H., 2012, P 2012 INT EL DEV M, P609
[7]  
Hsiao Y.-H., 2010, IEEE International Memory Workshop (IMW), P1, DOI DOI 10.1109/IMW.2010.5488390
[8]  
Katsumata R, 2009, 2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P136
[9]  
Kim B., 2011, P IEEE IRPS APR, p2E41
[10]   Improved reliability of low-temperature polysilicon TFT by post-annealing gate oxide [J].
Lee, SW ;
Kim, E ;
Han, SS ;
Lee, HS ;
Yun, DC ;
Lim, KM ;
Yang, MS ;
Kim, CD .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (03) :174-176