A Low-power Parallel Multiplier Based on Optimized-Equal-Bypassing-Technique

被引:0
作者
Ding, Yanyu [1 ]
Wang, Deming [1 ]
Hu, Jianguo [1 ]
Tan, Hongzhou [1 ]
机构
[1] Sun Yat Sen Univ, Inst Electron & Commun, Guangzhou 510275, Guangdong, Peoples R China
来源
2013 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY (ICIST) | 2013年
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A low power parallel multiplier based on Optimized-Equal-Bypassing-Technique is proposed in this paper. We first exploit a new full adder architecture which is capable of bypassing the addition operation when the two summand signals are equal. Then we optimize the full adder at the transistor level for lower power and smaller area purpose. After that, we employ the novel full adder to structure a parallel multiplier. The multiplier design is implemented with TSMC 0.18um technology and simulated with Hspice tool to estimate power dissipation. The simulation results prove that, compared with other designs in literature, the proposed multiplier shows its significant superiority in terms of power consumption as well as hardware overhead.
引用
收藏
页码:563 / 566
页数:4
相关论文
共 50 条
[41]   Design of low power fixed-width multiplier with row bypassing [J].
Balamurugan, S. ;
Ghosh, Sneha ;
Atul ;
Balakumaran, S. ;
Marimuthu, R. ;
Mallick, P. S. .
IEICE ELECTRONICS EXPRESS, 2012, 9 (20) :1568-1575
[42]   Low-Power Modified Shift-Add Multiplier Design Using Parallel Prefix Adder [J].
Pinto, Rohan ;
Shama, Kumara .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (02)
[43]   A regularly structured parallel multiplier with low-power non-binary-logic counter circuits [J].
Lin, R .
VLSI DESIGN, 2001, 12 (03) :377-390
[44]   Low-power low-noise CMOS analogue multiplier [J].
Li, Z. ;
Chen, C. .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (03) :261-267
[45]   FPGA implementation of low power parallel multiplier [J].
Mangal, Sanjiv Kumar ;
Badghare, Rahul M. ;
Deshmukh, Raghavendra B. ;
Patrikar, R. M. .
20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, :115-+
[46]   Research on a low-power MCD technique based on EPIC [J].
Ji, Rong ;
Chen, Liang ;
Wang, Yongwen ;
Zeng, Xianjun ;
Zhang, Junfeng .
21ST EUROPEAN CONFERENCE ON MODELLING AND SIMULATION ECMS 2007: SIMULATIONS IN UNITED EUROPE, 2007, :651-+
[47]   Low-power design and application based on CSD optimization for a fixed coefficient multiplier [J].
LIU HongXia YUAN Bo Key Laboratory of Ministry of Education for Wide BandGap Semiconductor DevicesSchool of MicroelectronicsXidian UniversityXian China .
ScienceChina(InformationSciences), 2011, 54 (11) :2443-2453
[48]   A low-power multiplier using adiabatic CPL circuits [J].
Wang, Ling ;
Hu, Jianping ;
Dai, Jing .
2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, :21-24
[49]   Improved Mitchell-based logarithmic multiplier for low-power DSP applications [J].
McLaren, DJ .
IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, :53-56
[50]   Low-power design and application based on CSD optimization for a fixed coefficient multiplier [J].
Liu HongXia ;
Yuan Bo .
SCIENCE CHINA-INFORMATION SCIENCES, 2011, 54 (11) :2443-2453