共 50 条
[44]
Low-power low-noise CMOS analogue multiplier
[J].
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS,
2006, 153 (03)
:261-267
[45]
FPGA implementation of low power parallel multiplier
[J].
20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA,
2007,
:115-+
[46]
Research on a low-power MCD technique based on EPIC
[J].
21ST EUROPEAN CONFERENCE ON MODELLING AND SIMULATION ECMS 2007: SIMULATIONS IN UNITED EUROPE,
2007,
:651-+
[48]
A low-power multiplier using adiabatic CPL circuits
[J].
2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2,
2007,
:21-24
[49]
Improved Mitchell-based logarithmic multiplier for low-power DSP applications
[J].
IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS,
2003,
:53-56