A 10-bit 200-MS/s Zero-Crossing-Based Pipeline ADC in 0.13-μm CMOS Technology

被引:19
作者
Chu, Myonglae [1 ]
Kim, Byoungho [2 ]
Lee, Byung-Geun [1 ]
机构
[1] Gwangju Inst Sci & Technol, Dept Mechatron, Kwangju 500712, South Korea
[2] Broadcom Corp, Irvine, CA 92617 USA
关键词
Analog-to-digital converter (ADC); digital error correction; interpolation; open-loop (OL) amplifier; pipeline ADC; zero-crossing detection; A/D CONVERTER; DISTORTION;
D O I
10.1109/TVLSI.2014.2371453
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief presents a zero-crossing-based pipeline analog-to-digital converter (ADC) architecture that can effectively reduce hardware complexity and power consumption for high-speed ADCs. The ADC uses only simple open-loop amplifiers for residue amplification. Using modified sliding interpolation and subranging techniques, the number of amplifiers is reduced by 60%. A 10-bit 200-MS/s ADC, employing the architecture and other techniques, such as double sampling, digital error correction, and source degeneration, is fabricated in 0.13-mu m CMOS process and occupies a die area of 0.7 mm(2). The differential and integral nonlinearity of the ADC are less than 0.83/-0.47 and 1.05/-0.7 LSB, respectively. With a 1.5-MHz full-scale input, the ADC achieves 56.5-dB signal-to-noise plus distortion ratio, 71.8-dB spurious free dynamic range, and 9.1 effective number of bits at full sampling rate while dissipating 38 mW from a 1.2-V supply.
引用
收藏
页码:2671 / 2675
页数:5
相关论文
共 23 条
[1]   A 52mW 10b 210MS/s Two-Step ADC for Digital-IF Receivers in 0.13 μm CMOS [J].
Cao, Zhiheng ;
Yan, Shouli .
PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, :309-312
[2]   A 10-B, 20 M-SAMPLE/S, 35-MW PIPELINE A/D CONVERTER [J].
CHO, TB ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :166-172
[3]   An 8-b 100-MSample/s CMOS pipelined folding ADC [J].
Choe, MJ ;
Song, BS ;
Bacrania, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (02) :184-194
[4]   A 6-b 1.3-Gsample/s A/D converter in 0.35-μm CMOS [J].
Choi, M ;
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) :1847-1858
[5]   A 10-Bit 300-MS/s Pipelined ADC With Digital Calibration and Digital Bias Generation [J].
Fang, Bing-Nan ;
Wu, Jieh-Tsorng .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (03) :670-683
[6]  
Hernes B., 2007, IEEE INT SOLID STATE, P462
[7]  
Jeon YD, 2010, IEEE CUST INTEGR CIR
[8]   An 8-bit 200-MSample/s Pipelined ADC With Mixed-Mode Front-End S/H Circuit [J].
Jiang, Shan ;
Do, Manh Anh ;
Yeo, Kiat Seng ;
Lim, Wei Meng .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) :1430-1440
[9]   Time-Interleaved and Circuit-Shared Dual-Channel 10 b 200 MS/s 0.18 μm CMOS Analog-to-Digital Convertor [J].
Kim, Hyo-Jin ;
An, Tai-Ji ;
Myung, Sung-Meen ;
Lee, Seung-Hoon .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (12) :2206-2213
[10]   A 10-bit 205-MS/s 1.0-mm2 90-nm CMOS pipeline ADC for flat panel display applications [J].
Lee, Seung-Chul ;
Jeon, Young-Deuk ;
Kwon, Jong-Kee ;
Kim, Jongdae .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) :2688-2695