Array Test Structure for Ultra-Thin Gate Oxide Degradation Issues

被引:1
|
作者
Hafkemeyer, Kristian M. [1 ]
Domdey, Andreas [1 ]
Schroeder, Dietmar [1 ]
Krautschneider, Wolfgang H. [1 ]
机构
[1] Tech Univ Hamburg, Inst Nanoelect, D-21073 Hamburg, Germany
来源
ICMTS 2009: 2009 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES | 2009年
关键词
D O I
10.1109/ICMTS.2009.4814616
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An array test structure for highly parallelized measurements of ultra-thin MOS gate oxide failures caused by degradation is presented. The test structure allows for voltage stress tests of several thousand NMOS devices under test (DUTs) in parallel to provide a large and significant statistical base regarding soft as well as hard breakdown and stress induced degradation of transistor parameters. The array has been fabricated in a standard 130 nm CMOS technology. As mixed mode technologies provide both thin and thick oxide MOS transistors, different gate oxide thicknesses have been chosen for DUTs and digital control logic which gives the possibility to stress the DUTs with high gate voltages.
引用
收藏
页码:85 / 90
页数:6
相关论文
共 50 条
  • [41] Performance evaluation of ultra-thin gate-oxide CMOS circuits
    Marras, A
    De Munari, I
    Vescovi, D
    Ciampolini, P
    SOLID-STATE ELECTRONICS, 2004, 48 (04) : 551 - 559
  • [42] Pseudo-progressive breakdown of ultra-thin nitrided gate oxide
    Reiner, JC
    2004 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2004, : 151 - 153
  • [43] Hot-carrier reliability of ultra-thin gate oxide CMOS
    Momose, HS
    Nakamura, S
    Ohguro, T
    Yoshitomi, T
    Morifuji, E
    Morimoto, T
    Katsumata, Y
    Iwai, H
    SOLID-STATE ELECTRONICS, 2000, 44 (11) : 2035 - 2044
  • [44] Study on the degradation of NMOSFETs with ultra-thin gate oxide under channel hot electron stress at high temperature
    胡仕刚
    郝跃
    马晓华
    曹艳荣
    陈炽
    吴笑峰
    Chinese Physics B, 2009, 18 (12) : 5479 - 5484
  • [45] Study on the degradation of NMOSFETs with ultra-thin gate oxide under channel hot electron stress at high temperature
    Hu Shi-Gang
    Hao Yue
    Ma Xiao-Hua
    Cao Yan-Rong
    Chen Chi
    Wu Xiao-Feng
    CHINESE PHYSICS B, 2009, 18 (12) : 5479 - 5484
  • [46] Polarity-dependent oxide breakdown of NFET devices for ultra-thin gate oxide
    Wu, E
    Lai, W
    Khare, M
    Suñé, J
    Han, LK
    McKenna, J
    Bolam, R
    Harmon, D
    Strong, A
    40TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2002, : 60 - 72
  • [47] Accelerated discrete degradation models for leakage current of ultra-thin gate oxides
    Hsieh, Min-Hsiung
    Jeng, Shuen-Lin
    IEEE TRANSACTIONS ON RELIABILITY, 2007, 56 (03) : 369 - 380
  • [48] A direct tunneling memory using ultra-thin oxide and deca-nano floating gate structure
    Usuki, T
    Horiguchi, N
    Goto, K
    Tanaka, T
    Futatsugi, T
    Sugii, T
    Yokoyama, N
    SUPERLATTICES AND MICROSTRUCTURES, 2000, 28 (5-6) : 401 - 406
  • [49] Impacts of HF etching on ultra-thin core gate oxide integrity in dual gate oxide CMOS technology
    Lee, DY
    Lin, HC
    Chen, CL
    Huang, TY
    Wang, TH
    Lee, TL
    Chen, SC
    Liang, MS
    2003 8TH INTERNATIONAL SYMPOSIUM ON PLASMA- AND PROCESS-INDUCED DAMAGE, 2003, : 77 - 80
  • [50] Ultra-thin titanium oxide
    Bareiss, M.
    Kaelblein, D.
    Jirauschek, C.
    Exner, A.
    Pavlichenko, I.
    Lotsch, B.
    Zschieschang, U.
    Klauk, H.
    Scarpa, G.
    Fabel, B.
    Porod, W.
    Lugli, P.
    APPLIED PHYSICS LETTERS, 2012, 101 (08)