Negative Bias Temperature Instability Dominated Degradation of Metal-Induced Laterally Crystallized p-Type Polycrystalline Silicon Thin-Film Transistors

被引:29
|
作者
Hu, Chunfeng [1 ]
Wang, Mingxiang [1 ]
Zhang, Bo [2 ]
Wong, Man [2 ]
机构
[1] Soochow Univ, Dept Microelect, Suzhou 215021, Peoples R China
[2] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Kowloon, Hong Kong, Peoples R China
基金
中国国家自然科学基金;
关键词
Electron injection (EI); hot carrier (HC); negative bias temperature instability (NBTI); polycrystalline silicon (poly-Si) thin-film transistors (TFTs); CARRIER-INDUCED DEGRADATION; THRESHOLD VOLTAGE; CHANNEL; MODEL; NBTI; RELIABILITY; DEPENDENCE; NICKEL;
D O I
10.1109/TED.2009.2014428
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Device degradation of solution-based metal-induced laterally crystallized p-type polycrystalline silicon (poly-Si) thin-film transistors (TFTs) is studied under dc bias stresses. While typical negative bias temperature instability (NBTI) or electron injection (EI) is observed under -V-g or -V-d only stress, respectively, no typical hot carrier (HC) degradation can be identified under high -Vd stress combined with either low or high -V-g stress. Instead, mixed NBTI and El degradation is observed under combined low -V-g and -V-d stresses; and combined degradation of NBTI and HC occurs under high -V-d and moderate -V-g stresses. NBTI is the dominant mechanism in both cases. Grain boundary (GB) trap generation is found to correlate with the NBTI degradation with the same time exponent, suggesting the key role of GB trap generation in poly-Si TFTs' degradation.
引用
收藏
页码:587 / 594
页数:8
相关论文
共 50 条
  • [31] Dynamic negative bias temperature instability (NBTI) of low-temperature polycrystalline silicon (LTPS) thin-film transistors
    Liao, J. C.
    Fang, Y. K.
    Kao, C. H.
    Cheng, C. Y.
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (05) : 477 - 479
  • [32] Behavior of the drain leakage current in metal-induced laterally crystallized thin film transistors
    Bhat, GA
    Kwok, HS
    Wong, M
    SOLID-STATE ELECTRONICS, 2000, 44 (07) : 1321 - 1324
  • [33] Gate bias instability in hydrogenated polycrystalline silicon thin-film transistors
    Dimitriadis, CA
    JOURNAL OF APPLIED PHYSICS, 2000, 88 (06) : 3624 - 3628
  • [34] Comprehensive study on dynamic bias temperature instability of p-channel polycrystalline silicon thin-film transistors
    Huang, C. -F.
    Yang, Y. -J.
    Peng, C. -Y.
    Sun, H. -C.
    Liu, C. W.
    Chao, C. -W.
    Lin, K. -C.
    2007 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, VOLS 1 AND 2, 2007, : 638 - +
  • [35] Solution-based metal induced crystallized polycrystalline silicon films and thin-film transistors
    Zhao, Shuyun
    Meng, Zhiguo
    Wu, Chunya
    Xiong, Shaozhen
    Wong, Man
    Kwok, Hoi Sing
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2007, 18 (Suppl 1) : S117 - S121
  • [36] Solution-based metal induced crystallized polycrystalline silicon films and thin-film transistors
    Shuyun Zhao
    Zhiguo Meng
    Chunya Wu
    Shaozhen Xiong
    Man Wong
    Hoi Sing Kwok
    Journal of Materials Science: Materials in Electronics, 2007, 18 : 117 - 121
  • [37] Effect of Ultrathin Silicon Oxide Film for Enhanced Performance and Reliability of Metal-Induced Laterally Crystallized Thin-Film Transistors Using Silicon Nitride as a Gate Dielectric
    Chae, Hee Jae
    Kim, Hyung Yoon
    Lee, Sol Kyu
    Seok, Ki Hwan
    Lee, Yong Hee
    Kiaee, Zohreh
    Joo, Seung Ki
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2016, 5 (12) : Q279 - Q283
  • [38] Degradation of Low Temperature Polycrystalline Silicon Thin Film Transistors under Negative Bias Temperature Instability Stress with Illumination Effect
    Lin, Chia-Sheng
    Chen, Ying-Chung
    Chang, Ting-Chang
    Li, Hung-Wei
    Hsu, Wei-Che
    Chen, Shih-Ching
    Tai, Ya-Hsiang
    Jian, Fu-Yen
    Chen, Te-Chih
    Tu, Kuan-Jen
    Wu, Hsing-Hua
    Chen, Yi-Chan
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2010, 157 (02) : J29 - J33
  • [40] Leakage current suppression with a combination of planarized gate and overlap/off-set structure in metal-induced laterally crystallized polycrystalline-silicon thin-film transistors
    Chae, Hee Jae
    Seok, Ki Hwan
    Lee, Sol Kyu
    Joo, Seung Ki
    SOLID-STATE ELECTRONICS, 2018, 142 : 20 - 24