Using Switchable Pins to Increase Off-Chip Bandwidth in Chip-Multiprocessors

被引:3
作者
Chen, Shaoming [1 ]
Irving, Samuel [1 ]
Peng, Lu [1 ]
Hu, Yue [1 ]
Zhang, Ying [2 ]
Srivastava, Ashok [1 ]
机构
[1] Louisiana State Univ, Sch Elect Engn & Comp Sci, Div Elect & Comp Engn, Baton Rouge, LA 70803 USA
[2] Intel Corp, Santa Clara, CA USA
基金
美国国家科学基金会;
关键词
Multiprocessors; reconfigurable hardware; PHASE-CHANGE MEMORY;
D O I
10.1109/TPDS.2016.2546246
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Off-chip memory bandwidth has been considered as one of the major limiting factors of processor performance, especially for multi-cores and many-cores. Conventional processor design allocates a large portion of off-chip pins to deliver power, leaving a small number of pins for processor signal communication. We observe that a processor requires much less power during memory intensive stages than is available. This is due to the fact that the frequencies of processor cores waiting for data to be fetched from off-chip memories can be scaled down in order to save power without degrading performance. Motivated by this observation, we propose a dynamic pin switching technique to alleviate this bandwidth limitation. This technique is introduced to dynamically exploit surplus power delivery pins to provide extra bandwidth during memory intensive program phases, thereby significantly boosting performance. This work is extended to compare two approaches for increasing off chip bandwidths using switchable pins. Additionally, it shows significant performance improvements for memory intensive workloads on a memory subsystem using Phase Change Memory.
引用
收藏
页码:274 / 289
页数:16
相关论文
共 45 条
  • [1] Ahn J.H., 2009, P C HIGH PERF COMP N, P41
  • [2] [Anonymous], 2011, P INT C SUP COMP
  • [3] [Anonymous], 2006, SPEC CPU 2006
  • [4] [Anonymous], 2007, INT TECHN ROADM SEM
  • [5] Binkert Nathan, 2011, Computer Architecture News, V39, P1, DOI 10.1145/2024716.2024718
  • [6] Coordinated Management of Multiple Interacting Resources in Chip Multiprocessors: A Machine Learning Approach
    Bitirgen, Ramazan
    Ipek, Engin
    Martinez, Jose F.
    [J]. 2008 PROCEEDINGS OF THE 41ST ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE: MICRO-41, 2008, : 318 - +
  • [7] Cadence Design Systems Inc., 2013, RTL COMP
  • [8] Che SA, 2009, I S WORKL CHAR PROC, P44, DOI 10.1109/IISWC.2009.5306797
  • [9] Chen SM, 2014, CONF PROC INT SYMP C, P385, DOI 10.1109/ISCA.2014.6853220
  • [10] DEHAVEN K, 1994, P ELECTR C, P1, DOI 10.1109/ECTC.1994.367660