Design and optimization of dynamically reconfigurable embedded systems

被引:0
|
作者
Mei, BF [1 ]
Vernalde, S [1 ]
De Man, H [1 ]
Lauwereins, R [1 ]
机构
[1] IMEC VZW, B-3001 Louvain, Belgium
关键词
FPGA; dynamic reconifiguration;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we target on architecture consisting of a processor and a field programmable gate array (FPGA), where the FPGA can be reconfigured in run-time to perform different tasks. Dynamic reconfiguration provides a performance/cost advantage over load-time configuration, but a good design methodology is essential. We describe a C-based design flow, for the architecture. To address the performance concern, a concept of two-stage optimization is proposed, and various design steps are defined and applied. An MPEG-2 decoder is taken as a design example. The preliminary results show, the effectiveness of our methodology.
引用
收藏
页码:78 / 84
页数:7
相关论文
共 50 条
  • [21] MORPHEUS: A Heterogeneous Dynamically Reconfigurable Platform for Designing Highly Complex Embedded Systems
    Voros, Nikolaos S.
    Hubner, Michael
    Becker, Juergen
    Kuhnle, Matthias
    Thomaitiv, Florian
    Grasset, Arnaud
    Brelet, Paul
    Bonnot, Philippe
    Campi, Fabio
    Schuler, Eberhard
    Sahlbach, Henning
    Whitty, Sean
    Ernst, Rolf
    Billich, Enrico
    Tischendorf, Claudia
    Heinkel, Ulrich
    Ieromnimon, Frank
    Kritharidis, Dimitrios
    Schneider, Axel
    Knaeblein, Joachim
    Putzke-Roming, Wolfram
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2013, 12 (03)
  • [22] Ensuring real-time performance guarantees in dynamically reconfigurable embedded systems
    Tesanovic, A
    Amirijoo, M
    Nilsson, D
    Norin, H
    Hansson, J
    EMBEDDED AND UBIQUITOUS COMPUTING - EUC 2005, 2005, 3824 : 131 - 141
  • [23] Dynamically reconfigurable monitoring in large scale real-time embedded systems
    Ahuja, S
    Yao, D
    Neema, S
    Bapty, T
    Shetty, S
    Nordstrom, SG
    PROCEEDINGS OF THE IEEE SOUTHEASTCON 2004: EXCELLENCE IN ENGINEERING, SCIENCE, AND TECHNOLOGY, 2005, : 327 - 332
  • [24] Model-integrated tools for the design of dynamically reconfigurable systems
    Bapty, T
    Neema, S
    Scott, J
    Sztipanovits, J
    Asaad, S
    VLSI DESIGN, 2000, 10 (03) : 281 - 306
  • [25] PaDReH -: A framework for the design and implementation of dynamically and partially reconfigurable systems
    Carvalho, E
    Calazans, N
    Briäo, E
    Moraes, F
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 10 - 15
  • [26] A Design Workflow for Dynamically Reconfigurable Multi-FPGA Systems
    Panella, Alessandro
    Santambrogio, Marco D.
    Redaelli, Francesco
    Cancare, Fabio
    Sciuto, Donatella
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 414 - 419
  • [27] RUN-TIME OPTIMIZATION OF A DYNAMICALLY RECONFIGURABLE EMBEDDED SYSTEM THROUGH PERFORMANCE PREDICTION
    Mariani, Giovanni
    Sima, Vlad-Mihai
    Palermo, Gianluca
    Zaccaria, Vittorio
    Marchiori, Giacomo
    Silvano, Cristina
    Bertels, Koen
    2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,
  • [28] Integrated Optimization of Partitioning, Scheduling, and Floorplanning for Partially Dynamically Reconfigurable Systems
    Chen, Song
    Huang, Jinglei
    Xu, Xiaodong
    Ding, Bo
    Xu, Qi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (01) : 199 - 212
  • [29] Genetic algorithm driven hardware-software partitioning for dynamically reconfigurable embedded systems
    Harkin, J
    McGinnity, TM
    Maguire, LP
    MICROPROCESSORS AND MICROSYSTEMS, 2001, 25 (05) : 263 - 274
  • [30] Reconfigurable DSP Block Design for Dynamically Reconfigurable Architecture
    Warrier, Rakesh
    Hao, Liang
    Zhang, Wei
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2551 - 2554