A BJT-Based Temperature-to-Digital Converter With ±60 mK (3σ) Inaccuracy From-55 °C to+125 °C in 0.16-μm CMOS

被引:81
作者
Yousefzadeh, Bahman [1 ]
Shalmany, Saleh Heidary [2 ]
Makinwa, Kofi A. A. [1 ]
机构
[1] Delft Univ Technol, Elect Instrumentat Lab, NL-2628 CD Delft, Netherlands
[2] Broadcom Netherlands, NL-3981 AJ Bunnik, Netherlands
关键词
Batch calibration; low-cost calibration; proportional to absolute temperature (PTAT) trim; substrate PNP; temperature sensor; temperature-to-digital converter (TDC); SENSOR; VOLTAGE; -55-DEGREES-C;
D O I
10.1109/JSSC.2016.2638464
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a precision CMOS temperature-to-digital converter (TDC), which senses the temperature-dependent base-emitter voltage of substrate PNPs. Measurements on 20 samples from one batch show that it achieves an inaccuracy of +/- 60 mK (3 sigma) from- 55. degrees C to + 125. degrees C, after a single room-temperature trim. This state-of-the-art result is mainly due to the extensive use of dynamic error cancellation techniques to generate the PNP's collector currents, thus minimizing the spread in their base-emitter voltages, together with a digital PTAT trim to correct for the spread in the PNP's saturation currents. The effect of process variation on the TDC's inaccuracy was investigated by measuring 80 samples from three different batches. Using the same calibration parameters, they exhibit a maximum untrimmed inaccuracy of +/- 2. degrees C (3 sigma) from - 55. degrees C to + 125. degrees C. This drops to +/- 100 mK (3 sigma) after a single point trim. The proposed TDC thus reduces calibration costs by obviating the need for batch-specific calibration parameters, which would otherwise require the multipoint calibration of several samples. The effect of the PNP's current gain beta was also investigated with the help of a novel beta-detection circuit. Implemented in 0.16-mu m CMOS, the TDC occupies 0.16 mm(2) and draws 4.6 mu A from 1.5 to 2 V supply voltages. It achieves a resolution Figure of Merit of 7.8 pJ degrees C-2, and a state-of-the-art supply sensitivity of 0.01 degrees C/V.
引用
收藏
页码:1044 / 1052
页数:9
相关论文
共 24 条
[1]  
Aita Andre L., 2009, ISSCC, P342, DOI [10.1109/ISSCC.2009.4977448, DOI 10.1109/ISSCC.2009.4977448]
[2]  
[Anonymous], 2016, P IEEE S VLSI JUN
[3]  
[Anonymous], 2015, IEEE J SOLID STATE C
[4]  
[Anonymous], SIT1568 DAT SHEET
[5]  
[Anonymous], [No title captured]
[6]  
[Anonymous], IEEE T IND IN PRESS
[7]  
[Anonymous], [No title captured]
[8]  
[Anonymous], P IEEE S VLSI JUN
[9]  
[Anonymous], 2015, 2015 IEEE INT SOL ST
[10]   A 6.3 μW 20 bit Incremental Zoom-ADC with 6 ppm INL and 1 μV Offset [J].
Chae, Youngcheol ;
Souri, Kamran ;
Makinwa, Kofi A. A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) :3019-3027