A novel all-digital PLL with software adaptive filter

被引:36
作者
Xiu, LM [1 ]
Li, W [1 ]
Meiners, J [1 ]
Padakanti, R [1 ]
机构
[1] Texas Instruments Inc, Dallas, TX 75265 USA
关键词
adaptive filter; flying-adder; frequency synthesizer; phase detector; phase-locked loop;
D O I
10.1109/JSSC.2003.822780
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The phase-locked loop (PLL) is one of the key building blocks of modern electronic designs. This paper presents a novel PLL structure that utilizes a "flying-adder" frequency synthesizer as its digital control oscillator (DCO), a soft ware implemented adaptive IIR filter as its loop filter, and a unique counter as its phase detector. This all-digital PLL (ADPLL) achieved the desired functionality with additional advantages including no off-chip R and C components required, dynamic control of the loop gain on the fly, easy implementation on the digital CMOS process. This paper presents detailed descriptions of each component of this ADPLL; it also presents the system modeling in Z-domain, by mapping from S-domain, for dynamic response, stability, and steady-state error study.
引用
收藏
页码:476 / 483
页数:8
相关论文
共 7 条
[1]  
DROF RC, 2000, MODERN CONTROL SYSTE
[2]  
EGAN WF, 1998, PHASE LOCK BASIC
[3]  
Kuo B. C., 1994, AUTOMATIC CONTROL SY, V7th
[4]   An architecture of high-performance frequency and phase synthesis [J].
Mair, H ;
Xiu, LM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (06) :835-846
[5]   A new frequency synthesis method based on "Flying-Adder" architecture [J].
Xiu, LM ;
You, ZH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (03) :130-134
[6]   Flying-Adder architecture of frequency and phase synthesis with scalability [J].
Xiu, LM ;
You, ZH .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (05) :637-649
[7]  
1998, VESA IND STANDARDS G