A 50-mW/ch 2.5-Gb/s/ch data recovery circuit for the SFI-5 interface with digital eye-tracking

被引:20
作者
Miki, Y [1 ]
Saito, T [1 ]
Yamashita, H [1 ]
Yuki, F [1 ]
Baba, T [1 ]
Koyama, A [1 ]
Sonehara, M [1 ]
机构
[1] Hitachi Ltd, Cent Res Lab, Tokyo 1858601, Japan
关键词
data recovery; digital phase-locked loop (PLL); eye-tracking; high-frequency jitter; interface; jitter tolerance; long-term wander; SFI-5; 0.18-mu m SiGeBiCMOS technology;
D O I
10.1109/JSSC.2004.824704
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 2.5-Gb/s/ch digital data recovery (DR) circuit for the SFI-5 interface. Although minimizing the circuit area has become critical in multibit interfaces such as the SFI-5, few studies have proposed a practical method of reducing the area of data recovery circuits. We introduce a digital-PLL-type DR circuit design With eye-tracking, which we developed to minimize the circuit area and power consumption without degrading tolerance against jitter. This novel method of data recovery enabled us to simplify the circuit design against process, voltage, and temperature variations. Design considerations on how to eliminate high-frequency jitter and how to track long-term wander are described. The design for 2.5-GHz clock distribution is also discussed. The area of the DR circuit, fabricated with 0.18-mum SiGe BiCMOS technology, is 0.02 mm(2)/ch, and its power consumption is 50 mW/cb at 1.8 V. The measured tolerance against jitter at 2.5 Gb/s is 0.7 UI peak-to-peak, which satisfies the jitter specifications for the SFI-5.
引用
收藏
页码:613 / 621
页数:9
相关论文
共 8 条
[1]  
Fukaishi M., 2000, 2000 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.00CH37056), P260, DOI 10.1109/ISSCC.2000.839776
[2]  
Koyama A, 2003, ISSCC DIG TECH PAP I, V46, P232
[3]   A 5-Gb/s 0.25-μm CMOS jitter-tolerant variable-interval oversampling clock/data recovery circuit [J].
Lee, SH ;
Hwang, MS ;
Choi, Y ;
Kim, S ;
Moon, Y ;
Lee, BJ ;
Jeong, DK ;
Kim, W ;
Park, YJ ;
Ahn, G .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1822-1830
[4]   A 50-mW/ch 2.5-Gb/s/ch data recovery circuit for the SFI-5 interface using novel eye-tracking method [J].
Saito, T ;
Yamashita, H ;
Yuki, F ;
Baba, T ;
Koyama, A ;
Sonehara, M .
2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, :57-60
[5]  
Takauchi H, 2003, ISSCC DIG TECH PAP I, V46, P72
[6]  
YANG F, 2002, ISSCC, P48
[7]  
ZHENG D, 2002, IEEE INT SOL STAT CI, P70
[8]  
2002, OIFSF15010