Unified compact model for junctionless multiple-gate FETs including source/drain extension regions

被引:3
作者
Bae, Min Soo [1 ]
Yun, Ilgu [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
关键词
junctionless FET; multiple-gate FET; compact model; source; drain extension regions; subthreshold region; SUBTHRESHOLD CURRENT; MOSFETS; TRANSISTORS;
D O I
10.1088/1402-4896/abc19d
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This paper presents a unified compact model for a junctionless (JL) multiple-gate (MG) FET operating in the subthreshold region. A unified center potential model for double-gate, triple-gate, and quadruple-gate (QG) JL FETs is obtained using a quasi-3D scaling equation. The source/drain (S/D) extension regions are also modeled depending on the S/D extension length. The subthreshold current and subthreshold characteristics such as the subthreshold slope, threshold voltage, and drain-induced barrier lowering are analytically modeled for JL MG FETs. Comparison of the proposed models with numerical simulation results obtained using Sentaurus TCAD showed good accuracy, even for a very-short-channel QG device with a channel length of 10 nm. The proposed compact model can be used for low power circuit applications of JL MG FETs.
引用
收藏
页数:8
相关论文
共 19 条
  • [1] Compact modeling of the subthreshold characteristics of junctionless double-gate FETs including the source/drain extension regions
    Bae, Min Soo
    Yun, Ilgu
    [J]. SOLID-STATE ELECTRONICS, 2019, 156 : 48 - 57
  • [2] A New Subthreshold Current Model for Junctionless Trigate MOSFETs to Examine Interface-Trapped Charge Effects
    Chiang, Te-Kuang
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (09) : 2745 - 2750
  • [3] A Novel Scaling Theory for Fully Depleted, Multiple-Gate MOSFET, Including Effective Number of Gates (ENGs)
    Chiang, Te-Kuang
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (02) : 631 - 633
  • [4] Colinge JP, 2010, NAT NANOTECHNOL, V5, P225, DOI [10.1038/NNANO.2010.15, 10.1038/nnano.2010.15]
  • [5] Multiple-gate SOI MOSFETs
    Colinge, JP
    [J]. SOLID-STATE ELECTRONICS, 2004, 48 (06) : 897 - 905
  • [6] A Compact Model of Quantum Electron Density at the Subthreshold Region for Double-Gate Junctionless Transistors
    Duarte, Juan Pablo
    Kim, Moon-Seok
    Choi, Sung-Jin
    Choi, Yang-Kyu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (04) : 1008 - 1012
  • [7] Semianalytical Model of the Subthreshold Current in Short-Channel Junctionless Symmetric Double-Gate Field-Effect Transistors
    Gnudi, Antonio
    Reggiani, Susanna
    Gnani, Elena
    Baccarani, Giorgio
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (04) : 1342 - 1348
  • [8] Subthreshold Modeling of Tri-Gate Junctionless Transistors With Variable Channel Edges and Substrate Bias Effects
    Gola, Deepti
    Singh, Balraj
    Tiwari, Pramod Kumar
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (05) : 1663 - 1671
  • [9] A New Analytical Subthreshold Potential/Current Model for Quadruple-Gate Junctionless MOSFETs
    He, Linfeng
    Chiang, Te-Kuang
    Liou, Juin J.
    Zheng, Wenchao
    Liu, Zhiwei
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (06) : 1972 - 1978
  • [10] Analytical models for channel potential, threshold voltage, and subthreshold swing of junctionless triple-gate FinFETs
    Hu, Guangxi
    Hu, Shuyan
    Feng, Jianhua
    Liu, Ran
    Wang, Lingli
    Zheng, Lirong
    [J]. MICROELECTRONICS JOURNAL, 2016, 50 : 60 - 65