Advanced Assertion-Based Design for Mixed-Signal Verification

被引:3
作者
Jesser, Alexander [1 ]
Laemmermann, Stefan [2 ]
Pacholik, Alexander [3 ]
Weiss, Roland [4 ]
Ruf, Juergen [2 ]
Hedrich, Lars [1 ]
Fengler, Wolfgang [3 ]
Kropf, Thomas [2 ]
Rosenstiel, Wolfgang [2 ]
机构
[1] Goethe Univ Frankfurt, Dept Comp Sci, D-60325 Frankfurt, Germany
[2] Univ Tubingen, Dept Comp Engn, D-72076 Tubingen, Germany
[3] Tech Univ Ilmenau, Comp Architecture Grp, D-98693 Ilmenau, Germany
[4] ABB Corp Res, Ind Software Syst, D-68526 Ladenburg, Germany
关键词
assertions-based verification; mixed-signal simulation; simulation-based property checking; mixed-signal assertions; dynamic verification;
D O I
10.1093/ietfec/e91-a.12.3548
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Functional and formal verification are important methodologies for complex mixed-signal design validation. However the industry is still verifying such systems by pure simulation. This process lacks on error localization and formal verifications methods. This is the existing verification gap between the analog and digital blocks within a mixed-signal system. Our approach improves the verification process by creating temporal properties named mixed-signal assertions which are described by a combination of digital assertions and analog properties. The proposed method is a new assertion-based verification flow for designing mixed-signal circuits. The effectiveness of the approach is demonstrated on a Sigma/Delta-converter.
引用
收藏
页码:3548 / 3555
页数:8
相关论文
共 12 条
[1]  
[Anonymous], 2005, 1850 IEEE DES AUT ST
[2]  
[Anonymous], INT J SOFTW TOOLS TE, DOI DOI 10.1007/S100090050008
[3]  
[Anonymous], 2005, 1800 IEEE DES AUT ST
[4]  
[Anonymous], 1999, INTRO FORMAL HARDWAR
[5]  
ASARIN E, 2001, 5 IFAC S NONL CONTR
[6]  
Hartong W, 2002, DES AUT CON, P542, DOI 10.1109/DAC.2002.1012684
[7]  
JESSER A, 2008, P 13 AS S PAC DES AU, P404
[8]  
JESSER A, 2007, 14 WORKSH SYNTH SYST, P507
[9]  
Lacey David J, 2004, Assertion-based design
[10]  
MALER O, 2005, EXTENDING PSL ANALOG