Experimental Investigation and Comparative Evaluation of Standard Level Shifted Multi-Carrier Modulation Schemes With a Constraint GA Based SHE Techniques for a Seven-Level PUC Inverter

被引:27
作者
Iqbal, Atif [1 ]
Meraj, Mohammad [1 ]
Tariq, Mohd [2 ]
Lodi, Kaif Ahmed [2 ]
Maswood, Ali, I [3 ]
Rahman, Syed [1 ]
机构
[1] Qatar Univ, Dept Elect Engn, Doha, Qatar
[2] Aligarh Muslim Univ, Zakir Husain Coll Engn & Technol, Dept Elect Engn, Aligarh 202002, Uttar Pradesh, India
[3] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore, Singapore
关键词
Multi-level converter; power converter; dc-ac power conversion; pulse-width modulation; selective harmonic elimination; genetic algorithm; NEUTRAL-POINT VOLTAGE; MULTILEVEL CONVERTERS; MULTICELL CONVERTERS; BALANCE; TOPOLOGIES;
D O I
10.1109/ACCESS.2019.2928693
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper investigates a reduced switch count topology for seven-level single-phase voltage-source inverter, nomenclatures as asymmetrical holding capacitor or also known as asymmetrical flying level capacitor or packed U-cell (PUC). Modular configuration of the inverter consists of one U-cell, four additional power switches, and one dc link. U-cell network is an arrangement of two semiconductor switches with one holding or clamping capacitor. Topology offers a reduced switch count solution with simple control strategy compared to the existing seven-level inverters. Different standard multicarrier sinusoidal pulse-width modulation techniques (SPWMs) are adapted for the generation of switching gate signals for the PUC power switches, and these SPWMs are compared with novel optimization-based selective harmonic elimination (SHE) that employs genetic algorithm (GA) for solving nonlinear SHE equation with a constraint that eliminated all third-order harmonics efficiently. The investigation that involves analysis and comparison is done for obtaining reduced total harmonic distortion (THD) by using different level-shifted multicarrier SPWM schemes along with proposed GA-based SHE. Obtained findings with design of dc voltage and load current controllers are elaborated and presented in this paper. For better understanding, the converter topology is tested under different dynamic conditions. Mathematical background developed on the theoretical basis is verified by numerical simulation software and also validated on the developed laboratory-scale prototype experimental setup.
引用
收藏
页码:100605 / 100617
页数:13
相关论文
共 49 条
  • [1] Abarzadeh M., IEEE T IND INFORM
  • [2] Abarzadeh M, 2018, IEEE IND ELEC, P4486, DOI 10.1109/IECON.2018.8591558
  • [3] Al-Haddad K., 2011, U. S. Patent, Patent No. [2011 0 280 052, 0280052]
  • [4] [Anonymous], 2013, P INT C APPL EL SEP
  • [5] Arazm S, 2018, IEEE IND ELEC, P4504, DOI 10.1109/IECON.2018.8592867
  • [6] Model Predictive Control for Three-Phase Four-Leg Grid-Tied Inverters
    Chen, Qihong
    Luo, Xiaoru
    Zhang, Liyan
    Quan, Shuhai
    [J]. IEEE ACCESS, 2017, 5 : 2834 - 2841
  • [7] Exact Linearization Nonlinear Neutral-Point Voltage Control for Single-Phase Three-Level NPC Converters
    Cobreces, Santiago
    Bordonau, Josep
    Salaet, Joan
    Bueno, Emilio J.
    Rodriguez, Francisco J.
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2009, 24 (10) : 2357 - 2362
  • [8] Feng CM, 2003, IEEE IND ELEC, P1179
  • [9] The Age of Multilevel Converters Arrives
    Franquelo, Leopoldo G.
    Rodriguez, Jose
    Leon, Jose I.
    Kouro, Samir
    Portillo, Ramon
    Prats, Maria M.
    [J]. IEEE INDUSTRIAL ELECTRONICS MAGAZINE, 2008, 2 (02) : 28 - 39
  • [10] Simple Voltage Balancing Approach for CHB Multilevel Inverter Considering Low Harmonic Content Based on a Hybrid Optimal Modulation Strategy
    Ghazanfari, Amin
    Mokhtari, Hossein
    Firouzi, Mohsen
    [J]. IEEE TRANSACTIONS ON POWER DELIVERY, 2012, 27 (04) : 2150 - 2158