Characterization of Time Delay in Power Hardware in the Loop Setups

被引:27
作者
Guillo-Sansano, Efren [1 ]
Syed, Mazheruddin H. [1 ]
Roscoe, Andrew J. [4 ]
Burt, Graeme M. [2 ]
Coffele, Federico [3 ]
机构
[1] Univ Strathclyde, Inst Energy & Environm, Glasgow G1 1XQ, Lanark, Scotland
[2] Univ Strathclyde, Elect Power Syst, Glasgow G1 1XQ, Lanark, Scotland
[3] Univ Strathclyde, Power Network Demonstrat Ctr, Glasgow G1 1XQ, Lanark, Scotland
[4] Siemens Gamesa Renewable Energy, Glasgow ML4 3BF, Lanark, Scotland
基金
欧盟地平线“2020”;
关键词
Delays; Delay effects; Power system stability; Real-time systems; Hardware; Couplings; Stability analysis; Component testing; delay identification; power hardware in the loop (PHIL); real-time simulation; time delay; STABILITY ANALYSIS; SIMULATION; INTERFACE; ACCURACY; IMPLEMENTATION; LIMITATIONS; NETWORK; IMPROVE; DESIGN;
D O I
10.1109/TIE.2020.2972454
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The testing of complex power components by means of power hardware in the loop (PHIL) requires accurate and stable PHIL platforms. The total time delay typically present within these platforms is commonly acknowledged to be an important factor to be considered due to its impact on accuracy and stability. However, a thorough assessment of the total loop delay in PHIL platforms has not been performed in the literature. Therefore, time delay is typically accounted for as a constant parameter. However, with the detailed analysis of the total loop delay performed in this article, variability in time delay has been detected as a result of the interaction between discrete components. Furthermore, a time delay characterization methodology (which includes variability in time delay) has been proposed. This will allow for performing stability analysis with higher precision as well as to perform accurate compensation of these delays. The implications on stability and accuracy that the time delay variability can introduce in PHIL simulations has also been studied. Finally, with an experimental validation procedure, the presence of the variability and the effectiveness of the proposed characterization approach have been demonstrated.
引用
收藏
页码:2703 / 2713
页数:11
相关论文
共 32 条
[1]  
Ainsworth N, 2016, NORTH AMER POW SYMP
[2]  
[Anonymous], 2007, THESIS
[3]  
Buso S., 2006, DIGITAL CONTROL POWE, V53
[4]   Role of Power Hardware in the Loop in Modeling and Simulation for Experimentation in Power and Energy Systems [J].
Edrington, Chris S. ;
Steurer, Michael ;
Langston, James ;
El-Mezyani, Touria ;
Schoder, Karl .
PROCEEDINGS OF THE IEEE, 2015, 103 (12) :2401-2409
[5]   Power Network in Loop: A Paradigm for Real-Time Simulation and Hardware Testing [J].
Goyal, Sachin ;
Ledwich, Gerard ;
Ghosh, Arindam .
IEEE TRANSACTIONS ON POWER DELIVERY, 2010, 25 (02) :1083-1092
[6]  
Guillo-Sansano E, 2015, 2015 INTERNATIONAL SYMPOSIUM ON SMART ELECTRIC DISTRIBUTION SYSTEMS AND TECHNOLOGIES (EDST), P560, DOI 10.1109/SEDST.2015.7315271
[7]   Initialization and Synchronization of Power Hardware-In-The-Loop Simulations: A Great Britain Network Case Study [J].
Guillo-Sansano, Efren ;
Syed, Mazheruddin H. ;
Roscoe, Andrew J. ;
Burt, Graeme M. .
ENERGIES, 2018, 11 (05)
[8]  
Hatayama Takuya, 2016, 2016 Compound Semiconductor Week (CSW) [includes 28th International Conference on Indium Phosphide & Related Materials (IPRM) and 43rd International Symposium on Compound Semiconductors (ISCS)], P1, DOI 10.1109/ICIPRM.2016.7528663
[9]  
Hong Q., IEEE T IND ELECT
[10]   Real-Time Power-Hardware-in-the-Loop Implementation of Variable-Speed Wind Turbines [J].
Huerta, Francisco ;
Lister Tello, Ronald ;
Prodanovic, Milan .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2017, 64 (03) :1893-1904