Kite: A Family of Heterogeneous Interposer Topologies Enabled via Accurate Interconnect Modeling

被引:43
作者
Bharadwaj, Srikant [1 ,2 ]
Yin, Jieming [1 ]
Beckmann, Bradford [1 ]
Krishna, Tushar [2 ]
机构
[1] Adv Micro Devices Inc, Santa Clara, CA 95054 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
来源
PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC) | 2020年
关键词
D O I
10.1109/dac18072.2020.9218539
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Recent advances in die-stacking and 2.5D chip integration technologies introduce in-package network heterogeneities that can complicate the interconnect design. Integrating chiplets over a silicon interposer offers new opportunities of optimizing interposer topologies. However, limited by the capability of existing network-on-chip (NoC) simulators, the full potential of the interposer-based NoCs has not been exploited. In this paper, we address the shortfalls of prior NoC designs and present a new family of chiplet topologies called Kite. Kite topologies better utilize the diverse networking and frequency domains existing in new interposer systems and outperform the prior chiplet topology proposals. Kite decreased synthetic traffic latency by 7% and improved the maximum throughput by 17% on average versus Double Butterfly and Butter Donut, two previous proposals developed using less accurate modeling.
引用
收藏
页数:6
相关论文
共 25 条
[1]  
Abad P., 2012, NOCS
[2]   GARNET: A Detailed On-Chip Network Model inside a Full-System Simulator [J].
Agarwal, Niket ;
Krishna, Tushar ;
Peh, Li-Shiuan ;
Jha, Niraj K. .
ISPASS 2009: IEEE INTERNATIONAL SYMPOSIUM ON PERFORMANCE ANALYSIS OF SYSTEMS AND SOFTWARE, 2009, :33-42
[3]   MCM-GPU: Multi-Chip-Module GPUs for Continued Performance Scalability [J].
Arunkumar, Akhil ;
Bolotin, Evgeny ;
Cho, Benjamin ;
Milic, Ugljesa ;
Ebrahimi, Eiman ;
Villa, Oreste ;
Jaleel, Aamer ;
Wu, Carole-Jean ;
Nellans, David .
44TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA 2017), 2017, :320-332
[4]  
Beck N, 2018, ISSCC DIG TECH PAP I, P40, DOI 10.1109/ISSCC.2018.8310173
[5]   Slim Fly: A Cost Effective Low-Diameter Network Topology [J].
Besta, Maciej ;
Hoefler, Torsten .
SC14: INTERNATIONAL CONFERENCE FOR HIGH PERFORMANCE COMPUTING, NETWORKING, STORAGE AND ANALYSIS, 2014, :348-359
[6]  
Binkert Nathan, 2011, Computer Architecture News, V39, P1, DOI 10.1145/2024716.2024718
[7]  
Che SA, 2009, I S WORKL CHAR PROC, P44, DOI 10.1109/IISWC.2009.5306797
[8]  
Chen Sun, 2012, 2012 Sixth IEEE/ACM International Symposium on Networks-on-Chip (NoCS), P201, DOI 10.1109/NOCS.2012.31
[9]   A THEORY OF DEADLOCK-FREE ADAPTIVE MULTICAST ROUTING IN WORMHOLE NETWORKS [J].
DUATO, J .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1995, 6 (09) :976-987
[10]  
Green Daniel., 2016, Common heterogeneous integration and intellectual property (ip) reuse strategies chips)