Design, Fabrication and Assembly of a Novel Electrical and Microfluidic I/Os for 3-D Chip Stack and Silicon Interposer

被引:0
|
作者
Zheng, Li [1 ]
Zhang, Yue [1 ]
Bakir, Muhannad S. [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
3D; INTERCONNECTS; TECHNOLOGY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel chip I/O technology, which enables high-bandwidth signaling, embedded microfluidic cooling and power delivery for high-performance 2.5D (silicon interposer) and 3D integrated circuits is presented. It features annular-shaped fluidic microbumps with 150 mu m inner diameter and 210 mu m outer diameter and fine-pitch electrical microbumps with 25 mu m diameter and 50 mu m pitch. Silicon dice with the novel electrical and fluidic I/O interconnections and die-level embedded microfluidic cooling were successfully fabricated and assembled. Following assembly, the measured resistance of a single electrical microbump is 13.50 m Omega +/- 1.82 m Omega. Fluidic testing was conducted by pumping DI water into the bonded dice at a flow rate of up to 50 mL. No leakage or pressure drop change occurred during testing, and thus, demonstrating the feasibility of the novel fluidic I/O interconnections. In addition, the impact of the number of power delivery microbumps and die thickness (as a result of embedded microfluidic cooling) on power supply noise is analyzed using a compact physical model.
引用
收藏
页码:2243 / 2248
页数:6
相关论文
共 38 条
  • [31] Design, Fabrication, and Characterization of Ultrathin 3-D Glass Interposers With Through-Package-Vias at Same Pitch as TSVs in Silicon
    Sukumaran, Vijay
    Kumar, Gokul
    Ramachandran, Koushik
    Suzuki, Yuya
    Demir, Kaya
    Sato, Yoichiro
    Seki, Toshitake
    Sundaram, Venky
    Tummala, Rao R.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (05): : 786 - 795
  • [32] A Novel Double-Sided Etching and Electroplating Fabrication Scheme for Coaxial Through-Silicon-Vias in 3-D Integration
    Chen, Zhiming
    Chen, Xuyan
    Wang, Han
    Cai, Ziru
    Xiong, Miao
    Hao, Yigang
    Ding, Yingtao
    Zhang, Ziyue
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (10) : 6249 - 6253
  • [33] A novel method to design tolerance of aero-engine casing by integrating 3-D assembly tolerance with performance instability
    Kang, Hehe
    Li, Zhi-Min
    Liu, Tao
    Yuan, Wei
    Wu, Yuping
    PROCEEDINGS OF THE INSTITUTION OF MECHANICAL ENGINEERS PART B-JOURNAL OF ENGINEERING MANUFACTURE, 2022, 236 (08) : 1052 - 1070
  • [34] Assembly of 3D Chip Stack with 30μm-Pitch Micro Interconnects Using Novel Arrayed-Particles Anisotropic Conductive Film
    Huang, Yu-Wei
    Lin, Yu-Min
    Zhan, Chau-Jie
    Lu, Su-Tsai
    Huang, Shin-Yi
    Juang, Jing-Ye
    Fan, Chia-Wen
    Chung, Su-Ching
    Peng, Jon-Shiou
    Chen, Su-Mei
    Lu, Yu-Lan
    Chang, Pai-Cheng
    Lau, John H.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 71 - 76
  • [35] A design methodology and various performance and fabrication metrics evaluation of 3D Network-on-Chip with multiplexed Through-Silicon Vias
    Said, Mostafa
    Shalaby, Ahmed
    Mehdipour, Farhad
    Biglari-Abhari, Morteza
    El-Sayed, Mohamed
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 43 : 26 - 46
  • [36] FABRICATION AND CHARACTERIZATION OF 3D MICROELECTRODE ARRAYS (3D MEAS) WITH "EDGE-WRAPPED" METAL INTERCONNECTS AND 3D-PRINTED ASSEMBLY RIGS FOR SIMULTANEOUS OPTICAL AND ELECTRICAL PROBING OF NERVE-ON-A-CHIP® CONSTRUCTS
    Didier, Charles M.
    Rountree, Corey
    Orrico, Julia Freitas
    Kundu, Avra
    Azim, Nilab
    Nguyen, Hieu
    Pasha, Syed K.
    McCoy, Laurie
    Curley, J. Lowry
    Moore, Michael J.
    Rajaraman, Swaminathan
    2021 34TH IEEE INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS 2021), 2021, : 226 - 229
  • [37] A novel ultrathin collagen nanolayer assembly for 3-D microtissue engineering: Layer-by-layer collagen deposition for long-term stable microfluidic hepatocyte culture
    McCarty, William J.
    Usta, O. Berk
    Luitje, Martha
    Bale, Shyam Sundhar
    Bhushan, Abhinav
    Hegde, Manjunath
    Golberg, Inna
    Jindal, Rohit
    Yarmush, Martin L.
    TECHNOLOGY, 2014, 2 (01): : 67 - 74
  • [38] Novel Crosstalk Modeling for Multiple Through-Silicon-Vias (TSV) on 3-D IC: Experimental Validation and Application to Faraday Cage Design
    Chang, Yu-Jen
    Chuang, Hao-Hsiang
    Lu, Yi-Chang
    Chiou, Yih-Peng
    Wu, Tzong-Lin
    Chen, Peng-Shu
    Wu, Shih-Hsien
    Kuo, Tzu-Ying
    Zhan, Chau-Jie
    Lo, Wei-Chung
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 232 - 235