Design, Fabrication and Assembly of a Novel Electrical and Microfluidic I/Os for 3-D Chip Stack and Silicon Interposer

被引:0
|
作者
Zheng, Li [1 ]
Zhang, Yue [1 ]
Bakir, Muhannad S. [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
3D; INTERCONNECTS; TECHNOLOGY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel chip I/O technology, which enables high-bandwidth signaling, embedded microfluidic cooling and power delivery for high-performance 2.5D (silicon interposer) and 3D integrated circuits is presented. It features annular-shaped fluidic microbumps with 150 mu m inner diameter and 210 mu m outer diameter and fine-pitch electrical microbumps with 25 mu m diameter and 50 mu m pitch. Silicon dice with the novel electrical and fluidic I/O interconnections and die-level embedded microfluidic cooling were successfully fabricated and assembled. Following assembly, the measured resistance of a single electrical microbump is 13.50 m Omega +/- 1.82 m Omega. Fluidic testing was conducted by pumping DI water into the bonded dice at a flow rate of up to 50 mL. No leakage or pressure drop change occurred during testing, and thus, demonstrating the feasibility of the novel fluidic I/O interconnections. In addition, the impact of the number of power delivery microbumps and die thickness (as a result of embedded microfluidic cooling) on power supply noise is analyzed using a compact physical model.
引用
收藏
页码:2243 / 2248
页数:6
相关论文
共 38 条
  • [1] Novel Electrical and Fluidic Microbumps for Silicon Interposer and 3-D ICs
    Zheng, Li
    Zhang, Yue
    Huang, Gang
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (05): : 777 - 785
  • [2] Fabrication and Characterization of Electrical Interconnects and Microfluidic Cooling for 3D ICS With Silicon Interposer
    Oh, Hanju
    Zhang, Yue
    Zheng, Li
    May, Gary S.
    Bakir, Muhannad S.
    HEAT TRANSFER ENGINEERING, 2016, 37 (11) : 903 - 911
  • [3] ELECTRICAL INTERCONNECT AND MICROFLUIDIC COOLING WITHIN 3D ICs AND SILICON INTERPOSER
    Oh, Hanju
    Zhang, Yue
    Zheng, Li
    Bakir, Muhannad S.
    PROCEEDINGS OF THE ASME 12TH INTERNATIONAL CONFERENCE ON NANOCHANNELS, MICROCHANNELS, AND MINICHANNELS, 2014, 2014,
  • [4] Development of 3-D stack package using silicon interposer for high-power application
    Khan, Navas
    Yoon, Seung Wook
    Viswanath, Akella G. K.
    Ganesh, V. P.
    Nagarajan, Ranganathan
    Witarsa, David
    Lim, Samuel
    Vaidyanathan, Kripesh
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (01): : 44 - 50
  • [5] Design, Fabrication, and Comparison of 3D Multimode Optical Interconnects on Silicon Interposer
    Charania, Sujay
    Neumann, Niels
    Killge, Sebastian
    Winkler, Felix
    Al-Husseini, Zaid
    Szilagyi, Laszlo
    Henker, Ronny
    Ellinger, Frank
    Plettemeier, Dirk
    Bartha, Johann W.
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2020, 38 (13) : 3454 - 3460
  • [6] Design and fabrication of a flip-chip-on-chip 3-D packaging structure with a through-silicon via for underfill dispensing
    Tsui, YK
    Lee, SWR
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (03): : 413 - 420
  • [7] Active Through-Silicon Interposer Based 2.5D IC Design, Fabrication, Assembly and Test
    Jayabalan, Jayasanker
    Chidambaram, Vivek
    Siang, Sharon Lim Pei
    Wang Xiangyu
    Chinq, Jong Ming
    Bhattacharya, Surya
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 587 - 593
  • [8] Fabrication of robust 2-D and 3-D microfluidic networks for lab-on-a-chip bioassays
    Yasukawa, T
    Glidle, A
    Nomura, M
    Cooper, JM
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2005, 14 (04) : 839 - 846
  • [9] Enhanced Fabrication and Assembly of 3-D Chiplets Based on Active Interposer With Frontside Via-Last TSVs
    Liao, Chengyi
    He, Huimin
    Liu, Fengman
    Wang, Xugang
    Cao, Rui
    Chen, Lijun
    Peng, Cheng
    Cao, Liqiang
    Wang, Qingdong
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2024, 14 (09): : 1692 - 1700
  • [10] Theoretical analysis and experiment of a novel DEP chip with 3-D silicon electrodes
    Yu, LM
    Tay, FEH
    Xu, GL
    Iliescu, C
    Avram, M
    INTERNATIONAL JOURNAL OF SOFTWARE ENGINEERING AND KNOWLEDGE ENGINEERING, 2005, 15 (02) : 231 - 236