A Low-Power All-Digital PLL Architecture Based on Phase Prediction

被引:0
|
作者
Zhuang, Jingcheng [1 ]
Staszewski, Robert Bogdan [2 ]
机构
[1] Qualcomm Inc, San Diego, CA 92121 USA
[2] Delft Univ Technol, Delft, Netherlands
关键词
FREQUENCY-SYNTHESIZER; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new generalized all-digital phase-locked loop (ADPLL) architecture that allows to significantly save power through complexity reduction of its phase locking and detection mechanisms. The predictive nature of the ADPLL to estimate next edge occurrence of the reference clock is exploited here to reduce the timing range and thus complexity of the fractional part of the phase detection mechanism as implemented by a time-to-digital converter (TDC). In addition, the integer part, which counts the DCO clock edges, can be disabled to save power once the loop has achieved lock. The proposed architecture is verified through behavioral simulations. It can be widely used in fields of fractional-N frequency multiplication and frequency/phase modulation.
引用
收藏
页码:797 / 800
页数:4
相关论文
共 50 条
  • [41] A FM-Radio Transmitter Concept based on an All-digital PLL
    Neyer, Andreas
    Thiel, Bjoern Thorsten
    Heinen, Stefan
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 192 - +
  • [42] A Precise ΔΣ-based Digitally Controlled Oscillator (DCO) for All-Digital PLL
    Jafarzade, Samira
    Jannesari, Abumoslem
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [43] An All-digital PLL for Satellite Based Navigation in 90 nm CMOS
    Neyer, Andreas
    Wunderlich, Ralf
    Heinen, Stefan
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 41 - 44
  • [44] A low-jitter all-digital PLL with high-linearity DCO
    Lo, Yu-Lung
    Wang, Hsi-Hua
    Li, Yu-Hsin
    Fan, Fang-Yu
    Yu, Chun-Yen
    Liu, Jen-Chieh
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (04): : 1347 - 1357
  • [45] An Ultra-Low-Voltage All-Digital PLL for Energy Harvesting Applications
    Silver, Jason
    Sankaragomathi, Kannan
    Otis, Brian
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 91 - 94
  • [46] A low-jitter all-digital PLL with high-linearity DCO
    Yu-Lung Lo
    Hsi-Hua Wang
    Yu-Hsin Li
    Fang-Yu Fan
    Chun-Yen Yu
    Jen-Chieh Liu
    Microsystem Technologies, 2021, 27 : 1347 - 1357
  • [47] A LOW POWER TIME-TO-DIGITAL CONVERTER FOR ALL-DIGITAL PHASE-LOCKED LOOP
    Yu Guangming Wang YuYang Huazhong (Department of Electronic Engineering
    JournalofElectronics(China), 2011, 28 (03) : 402 - 408
  • [48] A novel all-digital PLL with software adaptive filter
    Xiu, LM
    Li, W
    Meiners, J
    Padakanti, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) : 476 - 483
  • [49] An Embedded All-Digital Circuit to Measure PLL Response
    Fischette, Dennis M.
    Loke, Alvin L. S.
    DeSantis, Richard J.
    Talbot, Gerry R.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1492 - 1503
  • [50] A Near-Threshold Cell-Based All-Digital PLL with Hierarchical Band-Selection G-DCO for Fast Lock-In and Low-Power Applications
    Chang, Chia-Wen
    Chu, Yuan-Hua
    Jou, Shyh-Jye
    IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (08): : 882 - 891