A Low-Power All-Digital PLL Architecture Based on Phase Prediction

被引:0
|
作者
Zhuang, Jingcheng [1 ]
Staszewski, Robert Bogdan [2 ]
机构
[1] Qualcomm Inc, San Diego, CA 92121 USA
[2] Delft Univ Technol, Delft, Netherlands
关键词
FREQUENCY-SYNTHESIZER; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new generalized all-digital phase-locked loop (ADPLL) architecture that allows to significantly save power through complexity reduction of its phase locking and detection mechanisms. The predictive nature of the ADPLL to estimate next edge occurrence of the reference clock is exploited here to reduce the timing range and thus complexity of the fractional part of the phase detection mechanism as implemented by a time-to-digital converter (TDC). In addition, the integer part, which counts the DCO clock edges, can be disabled to save power once the loop has achieved lock. The proposed architecture is verified through behavioral simulations. It can be widely used in fields of fractional-N frequency multiplication and frequency/phase modulation.
引用
收藏
页码:797 / 800
页数:4
相关论文
共 50 条
  • [31] A Low-Power All-Digital on-Chip CMOS Oscillator for a Wireless Sensor Node
    Sheng, Duo
    Hong, Min-Rong
    SENSORS, 2016, 16 (10)
  • [32] All-digital PLL with extended tracking capabilities
    Universidad Central de Las Villas, Villa Clara, Cuba
    Electron Lett, 18 (1519-1521):
  • [33] All-digital PLL and transmitter for mobile phones
    Staszewski, RB
    Wallberg, JL
    Rezeq, S
    Hung, CM
    Eliezer, OE
    Vemulapalli, SK
    Fernando, C
    Maggio, K
    Staszewski, R
    Barton, N
    Lee, MC
    Cruise, P
    Entezari, M
    Muhammad, K
    Leipold, D
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2469 - 2482
  • [34] ALL-DIGITAL SECOND-ORDER PLL
    KIRLIN, RL
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1974, AE10 (05) : 710 - 712
  • [35] A Low-power Digital Design of All Digital PLL for 2.4G Wireless Communication Applications
    Zhao, Bin
    Yan, Dan Lei
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [36] Low power FSK transmitter using all-digital PLL for IEEE 802.15.4g application
    Kim, Hongjin
    Kim, SoYoung
    Lee, Kang-Yoon
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (03) : 599 - 612
  • [37] Low power FSK transmitter using all-digital PLL for IEEE 802.15.4g application
    Hongjin Kim
    SoYoung Kim
    Kang-Yoon Lee
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 599 - 612
  • [38] Low-power prediction based data transfer architecture
    Ghoneima, M
    Atoofian, E
    Baniasadi, A
    Ismail, Y
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 313 - 316
  • [39] All-digital radar architecture
    Molchanov, Pavlo A.
    UNMANNED/UNATTENDED SENSORS AND SENSOR NETWORKS X, 2014, 9248
  • [40] Parameterized All-Digital PLL Architecture and its Compiler to Support Easy Process Migration
    Tzeng, Chao-Wen
    Huang, Shi-Yu
    Chao, Pei-Ying
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 621 - 630