A Low-Power All-Digital PLL Architecture Based on Phase Prediction

被引:0
|
作者
Zhuang, Jingcheng [1 ]
Staszewski, Robert Bogdan [2 ]
机构
[1] Qualcomm Inc, San Diego, CA 92121 USA
[2] Delft Univ Technol, Delft, Netherlands
关键词
FREQUENCY-SYNTHESIZER; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new generalized all-digital phase-locked loop (ADPLL) architecture that allows to significantly save power through complexity reduction of its phase locking and detection mechanisms. The predictive nature of the ADPLL to estimate next edge occurrence of the reference clock is exploited here to reduce the timing range and thus complexity of the fractional part of the phase detection mechanism as implemented by a time-to-digital converter (TDC). In addition, the integer part, which counts the DCO clock edges, can be disabled to save power once the loop has achieved lock. The proposed architecture is verified through behavioral simulations. It can be widely used in fields of fractional-N frequency multiplication and frequency/phase modulation.
引用
收藏
页码:797 / 800
页数:4
相关论文
共 50 条
  • [21] Design of a Low-Power Linear SAR-Based All-Digital Delay-Locked Loop
    Quchani, Mohammadreza Esmaeilpour
    Maymandi-Nejad, Mohammad
    2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 118 - 124
  • [22] A Low-Cost Low-Power All-Digital Spread-Spectrum Clock Generator
    Chung, Ching-Che
    Sheng, Duo
    Ho, Wei-Da
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (05) : 983 - 987
  • [23] Modeling of Reference Injection based Low-Power All-Digital Phase-Locked Loop for Bluetooth Low-Energy Applications in LabVIEW
    Rehman, Muhammad Riaz Ur
    Ahmad, Nabeel
    Ali, Hnran
    Oh, Seong-Jin
    Hejaz, Arash
    Lee, Kang-Yoon
    15TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2018), 2018, : 281 - 283
  • [24] All-digital PLL with ΔΣ DLL embedded TDC
    Han, Y.
    Lin, D.
    Geng, S.
    Xu, N.
    Rhee, W.
    Oh, T-Y
    Wang, Z.
    ELECTRONICS LETTERS, 2013, 49 (02) : 93 - U3
  • [25] All-digital PLL with ultra fast acquisition
    Staszewski, Robert Bogdan
    Shriki, Gabi
    Balsara, Poras T.
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 289 - 292
  • [26] A DCO Compiler for All-Digital PLL Design
    Chung, Ching-Che
    Chen, Chen-Han
    Lo, Chi-Kuang
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 547 - 550
  • [27] A compact, low-power low-jitter digital PLL
    Fahim, AM
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 101 - 104
  • [28] All-digital PLL with extended tracking capabilities
    Lorenzo-Ginori, JV
    Naranjo-Bouzas, JA
    ELECTRONICS LETTERS, 1997, 33 (18) : 1519 - 1521
  • [29] All-digital DPWM/DPFM controller for low-power DC-DC converters
    Wang, K
    Rahman, N
    Lukic, Z
    Prodic, A
    APEC 2006: TWENTY-FIRST ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1-3, 2006, : 719 - 723
  • [30] All-digital PLL with ultra fast settling
    Staszewski, Robert Bogdan
    Balsara, Poras T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (02) : 181 - 185