A 0.18 μm dual-gate CMOS model for the design of 2.4 GHz low noise amplifier

被引:0
|
作者
Liang, Kung-Hao [1 ]
Chan, Yi-Jen [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Chungli 32054, Taiwan
来源
2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS | 2006年
关键词
dual-gate; CMOS; BSIM; low-noise amplifier;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dual-gate TSNIC 0.18 mu m gate-length n-MOS has been measured and characterized. The modified dual-gate large-signal model consists of two intrinsic, single-gate conventional BSIM3v3 nonlinear models and the passive network is proposed representing the device parasitic effects. This large-signal rf model includes the required passive components to fit the device dc and rf characteristics. The extrinsic elements of capacitance and inductance are calculated from the three-port S-parameters. Good agreement has been obtained between the simulation results of the equivalent circuit model and the measured data up to 15 GHz. In order to verify this modified model, a 2.4 GHz dual-gate low noise amplifier was designed based on this modified model. The LNA measurement results are consistent with the simulations, which demonstrate that the cascode-type dual-gate CMOS model can be applied for microwave circuit design.
引用
收藏
页码:353 / +
页数:2
相关论文
共 50 条
  • [41] A 1.2 and 2.4 GHz Variable Gain Concurrent Dual Band Low Noise Amplifier
    Aneja, Aayush
    Li, Xue Jun
    2017 IEEE ASIA PACIFIC MICROWAVE CONFERENCE (APMC), 2017, : 1258 - 1261
  • [42] Design and analysis of a 1.1 and 2.4 GHz concurrent dual-band low noise amplifier for multiband radios
    Aneja, Aayush
    Li, Xue Jun
    Chong, Peter Han Joo
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 134
  • [43] High linearity technique for ultra-wideband low noise amplifier in 0.18 μm CMOS technology
    Galal, A. I. A.
    Pokharel, R.
    Kanaya, H.
    Yoshida, K.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2012, 66 (01) : 12 - 17
  • [44] A 2-Stage Low Noise Amplifier in 90 nm CMOS for 2.4 GHz Applications
    Oh, Hyun-Myung
    Kim, Jae-Sun
    Jung, Bang Chul
    Kim, Ji-Hoon
    HyounghoKo
    Kim, Chul-Young
    ADVANCED SCIENCE LETTERS, 2016, 22 (11) : 3228 - 3231
  • [45] A compact model for dual-gate GaAs PHEMT and application for power amplifier design
    Lv, Zhihao
    Xu, Zhiwei
    Song, Chunyi
    IEICE ELECTRONICS EXPRESS, 2021, 18 (20):
  • [46] A 1.5 GHz CMOS low noise amplifier
    Fujimoto, R
    Otaka, S
    Iwai, H
    Tanimoto, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1998, E81A (03) : 382 - 388
  • [47] A 24-GHz 3.9-dB NF low-noise amplifier using 0.18 μm CMOS technology
    Shin, SC
    Tsai, MD
    Liu, RC
    Lin, KY
    Wang, H
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2005, 15 (07) : 448 - 450
  • [48] A Low Phase Noise 0.9 / 1.8 GHz Dual-band LC VCO in 0.18 μm CMOS Technology
    Kim, Jinhyun
    Park, Jeongsoo
    Kim, Jeong-Geun
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 149 - 150
  • [49] Ka-band 0.18 μm CMOS low noise amplifier with 5.2 dB noise figure
    Chang, Win-Ming
    Hsiung, Zi-Hao
    Jou, Christina F.
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2007, 49 (05) : 1187 - 1189
  • [50] A 60-GHz low noise amplifier in 0.13-μm CMOS
    Feng, Yu
    Skafidas, Efstratios
    Evans, Rob
    6TH WSEAS INT CONF ON INSTRUMENTATION, MEASUREMENT, CIRCUITS & SYSTEMS/7TH WSEAS INT CONF ON ROBOTICS, CONTROL AND MANUFACTURING TECHNOLOGY, PROCEEDINGS, 2007, : 144 - +