Design Study of the Bump on Flexible Lead by FEA for Wafer Level Packaging

被引:0
|
作者
Eidner, I. [1 ]
Wunderle, B. [2 ]
Pan, K. L. [3 ]
Wolf, M. J. [2 ]
Ehrmann, O. [1 ]
Reichl, H. [1 ]
机构
[1] Tech Univ Berlin, Gustav Meyer Allee 17A,TIB 4-2-1, D-13355 Berlin, Germany
[2] Fraunhofer Inst Reliabil & Microintegrat, D-13355 Berlin, Germany
[3] Guilin Univ Elect Technol, Guilin 541004, Peoples R China
来源
EUROSIME 2009: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS | 2009年
关键词
RELIABILITY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Bump on Flexible Lead (BoFL) is a chip-to-substrate interconnect technology which uses flexible structures to accommodate the CTE mismatch between the chip and PCB substrate and consequently should be reliable without underfill. To achieve a high flexibility, the lead-free bump is located on a flexible lead. The flexible lead consists of a copper redistribution layer (RDL) embedded in a polyimide-bridge which is located over an air gap. Since the stress due to CTE mismatch is then accommodated within the flexible lead, the risk of solder fatigue decreases. The new failure risks are mainly related to fatigue of the copper RDL. Therefore a design study of the flexible lead by finite element analysis (FEA) was performed. The parameters investigated were the polyimide thickness, the thickness of the copper RDL and the shape of the copper RDL. The results obtained from the simulation study are useful to form design guidelines for enhanced board level reliability of the BoFL-WLP.
引用
收藏
页码:348 / +
页数:3
相关论文
共 50 条
  • [21] Development and Modeling of a Wafer-Level BCB Packaging Method for Capacitive RF MEMS Switches
    Comart, Ilker
    Cetintepe, Cagri
    Sagiroglu, Ebru
    Demir, Simsek
    Akin, Tayfun
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2019, 28 (04) : 724 - 731
  • [22] Process Simulation of Fan-Out Wafer Level Packaging: Influence of Material and Geometry on Warpage
    van Dijk, Marius
    Jaeschke, Johannes
    Wittler, Olaf
    Stegmaier, Andreas
    Schneider-Ramelow, Martin
    2020 IEEE 8TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2020,
  • [23] Fine-Pitch RDL Integration for Fan-Out Wafer-Level Packaging
    Lianto, Prayudi
    Tan, Chin Wei
    Peng, Qi Jie
    Jumat, Abdul Hakim
    Dai, Xundong
    Fung, Khai Mum Peter
    See, Guan Huei
    Chong, Ser Choong
    Ho, Soon Wee David
    Soh, Siew Boon Serine
    Lim, Seow Huang Sharon
    Chua, Hung Ming Calvin
    Haron, Ahmad Abdillah
    Lee, Huan Ching Kenneth
    Zhang, Mingsheng
    Ko, Zhi Hao
    San, Ye Ko
    Leong, Henry
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1126 - 1131
  • [24] Combining polynomial regression with unsupervised machine learning on wafer-level packaging reliability prediction
    Liao, H. H.
    Su, Qinghua
    Chiang, K. N.
    JOURNAL OF MECHANICS, 2024, 40 : 537 - 544
  • [25] Electrochemical migration study of fine pitch lead free micro bump interconnect
    Yu, Da-Quan
    Tai Chong Chai
    Meei Ling Thew
    Yue Ying Ong
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 389 - 394
  • [26] Reliability of Fan-Out Wafer Level Packaging For III-V RF Power MMICs
    Tomas, Ariane
    Marechal, Laurent
    Almeida, Rodrigo
    Neffati, Mehdy
    Malbert, Nathalie
    Fremont, Helene
    Labat, Nathalie
    Garnier, Arnaud
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1779 - 1785
  • [27] Board Level Temperature Cycling Study of Large Array Wafer Level Package
    Rahim, M. S. Kaysar
    Zhou, Tiao
    Fan, Xuejun
    Rupp, Guy
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 898 - +
  • [28] Component Level Reliability on Different Dimensions of Lead Free Wafer Level Chip Scale Packages Subjected to Extreme Temperatures
    Thirugnanasambandam, Sivasubramanian
    Zhang, Jiawei
    Evans, John
    Xie, Fei
    Perry, Matt
    Lewis, Brian
    Baldwin, Daniel
    Stahn, Kent
    Roy, Michel
    2012 13TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM), 2012, : 612 - 618
  • [29] A Study on Device Level Vacuum Packaging for Silicon MicroGyroscopes
    Shi, Qin
    Su, Yan
    Qiu, Anping
    PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON MECHANICAL ENGINEERING AND MECHANICS, VOLS 1 AND 2, 2009, : 1570 - 1575
  • [30] Thermal stress analysis of wafer-level multilayer stacking process for 3D-TSV packaging
    Zhao, Shengjun
    Chen, Si
    Qin, Fei
    Dai, Yanwei
    Gong, Yanpeng
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,