Design Study of the Bump on Flexible Lead by FEA for Wafer Level Packaging

被引:0
|
作者
Eidner, I. [1 ]
Wunderle, B. [2 ]
Pan, K. L. [3 ]
Wolf, M. J. [2 ]
Ehrmann, O. [1 ]
Reichl, H. [1 ]
机构
[1] Tech Univ Berlin, Gustav Meyer Allee 17A,TIB 4-2-1, D-13355 Berlin, Germany
[2] Fraunhofer Inst Reliabil & Microintegrat, D-13355 Berlin, Germany
[3] Guilin Univ Elect Technol, Guilin 541004, Peoples R China
来源
EUROSIME 2009: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS | 2009年
关键词
RELIABILITY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Bump on Flexible Lead (BoFL) is a chip-to-substrate interconnect technology which uses flexible structures to accommodate the CTE mismatch between the chip and PCB substrate and consequently should be reliable without underfill. To achieve a high flexibility, the lead-free bump is located on a flexible lead. The flexible lead consists of a copper redistribution layer (RDL) embedded in a polyimide-bridge which is located over an air gap. Since the stress due to CTE mismatch is then accommodated within the flexible lead, the risk of solder fatigue decreases. The new failure risks are mainly related to fatigue of the copper RDL. Therefore a design study of the flexible lead by finite element analysis (FEA) was performed. The parameters investigated were the polyimide thickness, the thickness of the copper RDL and the shape of the copper RDL. The results obtained from the simulation study are useful to form design guidelines for enhanced board level reliability of the BoFL-WLP.
引用
收藏
页码:348 / +
页数:3
相关论文
共 50 条
  • [1] Investigation of the Trace Line Failure Mechanism and Design of Flexible Wafer Level Packaging
    Yew, Ming-Chih
    Yuan, Cadmus C. A.
    Wu, Chung-Jung
    Hu, Dyi-Chung
    Yang, Wen-Kun
    Chiang, Kuo-Ning
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (02): : 390 - 398
  • [2] Reliability Simulation with the Finite Element Analysis (FEA) of Redistribution Layer in Fan-out Wafer Level Packaging
    Okada, Yuji
    Fujii, Atsushi
    Ono, Kenta
    Kariya, Yoshiharu
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2020, 33 (02) : 171 - 176
  • [3] Advances in the Fabrication Processes and Applications of Wafer Level Packaging
    Liu, Peisheng
    Wang, Jinlan
    Tong, Liangyu
    Tao, Yujuan
    JOURNAL OF ELECTRONIC PACKAGING, 2014, 136 (02)
  • [4] Design, Materials, Process, Fabrication, and Reliability of Fan-Out Wafer-Level Packaging
    Lau, John H.
    Li, Ming
    Li, Qingqian Margie
    Xu, Iris
    Chen, Tony
    Li, Zhang
    Tan, Kim Hwee
    Yong, Qing Xiang
    Cheng, Zhong
    Wee, Koh Sau
    Beica, Rozalia
    Ko, C. T.
    Lim, Sze Pei
    Fan, Nelson
    Kuah, Eric
    Kai, Wu
    Cheung, Yiu-Ming
    Ng, Eric
    Xi, Cao
    Ran, Jiang
    Yang, Henry
    Chen, Y. H.
    Lee, N. C.
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (06): : 991 - 1002
  • [5] Aging Behaviour and Environmental Impact of Under Bump Metallurgies for Wafer Level Balling
    Garnier, Arnaud
    Castagne, Laetitia
    Moreau, Stephane
    Fraczkiewicz, Alexandra
    Monniez, Theo
    Mermin, Daniel
    Guillou, Suzanne
    Vauche, Laura
    Saint-Patrice, Damien
    Coudrain, Perceval
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 1649 - 1656
  • [6] Experimental studies of through-wafer copper interconnect in wafer level MEMS packaging
    Choa, Sung-Hoon
    Fracture and Damage Mechanics V, Pts 1 and 2, 2006, 324-325 : 231 - 234
  • [7] A new designed trench structure to reduce the wafer warpage in wafer level packaging process
    Zhu, Chunsheng
    Lee, Heng
    Ye, Jiaotuo
    Xu, Gaowei
    Luo, Le
    Zhu, Chunsheng
    Lee, Heng
    Ye, Jiaotuo
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 606 - 609
  • [8] Multifunctional Coatings for Wafer-Level Chip Scale Packaging
    Stapleton, Russell
    zoba, Dave
    Brannen, Candice
    Hough, Paul
    2009 EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE (EMPC 2009), VOLS 1 AND 2, 2009, : 69 - +
  • [9] A New Method For Hermeticity Testing of Wafer-Level packaging
    Lellouchi, Djemel
    Dhennin, Jeremie
    Lafontan, Xavier
    Veyrie, David
    Broue, Adrien
    Le Neal, Jean-Francois
    Pressecq, Francis
    RELIABILITY, PACKAGING, TESTING, AND CHARACTERIZATION OF MEMS/MOEMS AND NANODEVICES IX, 2010, 7592
  • [10] Ultra low-k die crack study for lead free solder bump flip-chip packaging
    Chen, K. M.
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2011, 22 (08) : 988 - 994