A 17GHz Programmable Frequency Divider for Space Applications in a 130 nm SiGe BiCMOS Technology

被引:0
作者
Herzel, Frank [1 ]
Borngraeber, Johannes [1 ]
Ergintav, Arzu [1 ]
Kucharski, Maciej [1 ]
Kissinger, Dietmar [1 ,2 ]
机构
[1] IHP, Technol Pk 25, D-15236 Frankfurt, Oder, Germany
[2] Tech Univ Berlin, D-10587 Berlin, Germany
来源
2015 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM) | 2015年
关键词
PHASE-NOISE; SYNTHESIZER; GHZ;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A programmable frequency divider for fractional-N frequency synthesizers is presented. The input frequency range is from DC to 17 GHz for divider ratios from 16 to 255. We show by analysis and time-domain simulations that the quantization noise folding in a fractional-N PLL can be reduced tremendously, if a prescaler between VCO and programmable divider can be avoided by using this high-speed divider. The programmable divider was manufactured in a 130nm SiGe BiCMOS technology. Robust operation is obtained from a supply voltage VCC=2.3-3.9V. The measured divider phase noise floor for a 100MHz output signal is as low as -156 dBc/Hz. The chip occupies 1.7 mm(2) including bondpads and draws 154mA from a 2.3V supply.
引用
收藏
页码:133 / 136
页数:4
相关论文
共 15 条
[11]   Phase noise in digital frequency dividers [J].
Levantino, S ;
Romanò, L ;
Pellerano, S ;
Samori, C ;
Lacaita, AL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (05) :775-784
[12]   Study of phase noise in CMOS oscillators [J].
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) :331-343
[13]   A 0.13 μm SiGe BiCMOS Technology Featuring fT/fmax of 240/330 GHz and Gate Delays Below 3 ps [J].
Ruecker, Holger ;
Heinemann, Bernd ;
Winkler, Wolfgang ;
Barth, R. ;
Borngraeber, J. ;
Drews, J. ;
Fischer, Gerhard G. ;
Fox, Alexander ;
Grabolla, Thomas ;
Haak, U. ;
Knoll, Dieter ;
Korndoerfer, Falk ;
Mai, Andreas ;
Marschmeyer, Steffen ;
Schley, P. ;
Schmidt, D. ;
Schmidt, J. ;
Schubert, Markus Andreas ;
Schulz, K. ;
Tillack, Bernd ;
Wolansky, D. ;
Yamamoto, Yuji .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (09) :1678-1686
[14]  
Telle H., 2014, P ESA ESTEC MICR MIL, P1
[15]   A family of low-power truly modular programmable dividers in standard 0.35-μm CMOS technology [J].
Vaucher, CS ;
Ferencic, I ;
Locher, M ;
Sedvallson, S ;
Voegeli, U ;
Wang, ZH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) :1039-1045