A Multi-Phases Time-to-Digital Converter With a Differentiel Vernier Ring Oscillator

被引:0
作者
Annagrebah, A. [1 ]
Bechetoille, E. [1 ]
Laktineh, I. B. [2 ]
Chanal, H. [3 ]
Russo, P. [1 ]
Mathez, H.
机构
[1] Lyon Inst Nucl Phys, Dept Elect & Comp Engn, F-69100 Villeurbanne, France
[2] Lyon Inst Nucl Phys, Dept Phys, F-69100 Villeurbanne, France
[3] Clermont Auvergne Univ, F-63000 Clermont Ferrand, France
来源
2018 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE PROCEEDINGS (NSS/MIC) | 2018年
关键词
RESOLUTION;
D O I
暂无
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
This paper reports the development of an adjustable, Time-to-Digital Converter (TDC) based on two vernier Ring Oscillators (RO). The TDC aims to measure timing in Resistive Plate Chamber (RPC) detector for CMS experiment. Considering previous designs, the contribution from power supply noise and intrinsic transistor noise had been minimize with differential stages and proper transistor sizing. In order to reduce the dead time inherent to Vernier TDC architecture, as many Phase Detector (PD) as possible had been implement. Such functionality permits to choose whether reducing the dead time or measuring redundantly the start-stop time difference for an improved resolution. The 81-PD Matrix is the originality of the design. Indeed, the information of the start-stop time is present at each inverter output with a predictable offset in term of time. The inverter architecture introduce a constant delay at each stage of the chain with a phase inversion. By recording the counter when a phase detection occurs at each inverter output permit to revert back to the start-stop time. The prototype TDC fabricated in a 130-nm technology consumes 8.5 mW power under 1.2-V supply. The measurement of this chip shown a timing accuracy of 5.48 ps at a timing resolution of 8 ps for the first data allowed by the first phase detection.
引用
收藏
页数:4
相关论文
共 50 条
[21]   Synchronization in a Multilevel CMOS Time-to-Digital Converter [J].
Jansson, Jussi-Pekka ;
Mantyniemi, Antti ;
Kostamovaara, Juha .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (08) :1622-1634
[22]   The GANDALF 128-channel Time-to-Digital Converter [J].
Baumann, T. ;
Buechele, M. ;
Fischer, H. ;
Gorzellik, M. ;
Grussenmeyer, T. ;
Herrmann, F. ;
Joerg, P. ;
Koenigsmann, K. ;
Kremser, P. ;
Kunz, T. ;
Michalski, C. ;
Schill, C. ;
Schopferer, S. ;
Szameitat, T. .
JOURNAL OF INSTRUMENTATION, 2013, 8
[23]   A Time-to-Digital Converter Using Multi-Phase-Sampling and Time Amplifier for All Digital Phase-Locked Loop [J].
Cheng, Kuo-Hsing ;
Hu, Chang-Chien ;
Liu, Jen-Chieh ;
Huang, Hong-Yi .
PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, :285-288
[24]   Multi-Channel FPGA Time-to-Digital Converter With 10 ps Bin and 40 ps FWHM [J].
Portaluppi, Davide ;
Pasquinelli, Klaus ;
Cusini, Iris ;
Zappa, Franco .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2022, 71
[25]   A 16-channel, multi-level Time-to-Digital Converter for high precision ToF measurement [J].
Zhao, Ziwei ;
Zheng, Ran ;
Wang, Jia ;
Wei, Xiaomin ;
Xue, Feifei ;
Zhao, Ruiguang ;
Hu, Yongcai .
MICROELECTRONICS JOURNAL, 2025, 160
[26]   Time-to-Digital Converter IP-Core for FPGA at State of the Art [J].
Garzetti, Fabio ;
Corna, Nicola ;
Lusardi, Nicola ;
Geraci, Angelo .
IEEE ACCESS, 2021, 9 :85515-85528
[27]   A new time-to-digital converter for the 3D imaging lidar [J].
Hu, Chunsheng ;
Huang, Zongsheng ;
Qin, Shiqiao ;
Hu, Feng .
EARTH RESOURCES AND ENVIRONMENTAL REMOTE SENSING/GIS APPLICATIONS III, 2012, 8538
[28]   Linearity Theory of Stochastic Phase-Interpolation Time-to-Digital Converter [J].
Gammoh, Khalil ;
Peterson, Cameron K. ;
Penry, David Aaron ;
Chiang, Shiuh-Hua Wood .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) :4348-4359
[29]   Power-Efficient Time-to-Digital Converter for All-Digital Frequency Locked Loops [J].
Pasha, Muhammad Touqir ;
Andersson, Niklas U. ;
Vesterbacka, Mark .
2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, :300-303
[30]   Analysis of Time-to-Digital Converter to Design a Low Power All Digital Phase Locked Loop [J].
Kumar, Sathish T. M. ;
Periasamy, P. S. ;
Nandhini, G. .
2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,