A Multi-Phases Time-to-Digital Converter With a Differentiel Vernier Ring Oscillator

被引:0
|
作者
Annagrebah, A. [1 ]
Bechetoille, E. [1 ]
Laktineh, I. B. [2 ]
Chanal, H. [3 ]
Russo, P. [1 ]
Mathez, H.
机构
[1] Lyon Inst Nucl Phys, Dept Elect & Comp Engn, F-69100 Villeurbanne, France
[2] Lyon Inst Nucl Phys, Dept Phys, F-69100 Villeurbanne, France
[3] Clermont Auvergne Univ, F-63000 Clermont Ferrand, France
来源
2018 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE PROCEEDINGS (NSS/MIC) | 2018年
关键词
RESOLUTION;
D O I
暂无
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
This paper reports the development of an adjustable, Time-to-Digital Converter (TDC) based on two vernier Ring Oscillators (RO). The TDC aims to measure timing in Resistive Plate Chamber (RPC) detector for CMS experiment. Considering previous designs, the contribution from power supply noise and intrinsic transistor noise had been minimize with differential stages and proper transistor sizing. In order to reduce the dead time inherent to Vernier TDC architecture, as many Phase Detector (PD) as possible had been implement. Such functionality permits to choose whether reducing the dead time or measuring redundantly the start-stop time difference for an improved resolution. The 81-PD Matrix is the originality of the design. Indeed, the information of the start-stop time is present at each inverter output with a predictable offset in term of time. The inverter architecture introduce a constant delay at each stage of the chain with a phase inversion. By recording the counter when a phase detection occurs at each inverter output permit to revert back to the start-stop time. The prototype TDC fabricated in a 130-nm technology consumes 8.5 mW power under 1.2-V supply. The measurement of this chip shown a timing accuracy of 5.48 ps at a timing resolution of 8 ps for the first data allowed by the first phase detection.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Multi-Phase Time-to-Digital Converter Differential Vernier Ring Oscillator
    Annagrebah, Amina
    Bechetoille, E.
    Laktineh, I. B.
    Chanal, H.
    2019 IEEE 10TH ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE (UEMCON), 2019, : 1162 - 1167
  • [2] A Multi-Phase Time-to-Digital Converter Differential Vernier Ring Oscillator
    Annagrebah, A.
    Bechetoille, E.
    Laktineh, I. B.
    Chanal, H.
    Russo, P.
    Mathez, H.
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 345 - 348
  • [3] Time-To-Digital Converter with adjustable resolution using a digital Vernier Ring Oscillator
    Annagrebah, A.
    Bechetoille, E.
    Chanal, H.
    Mathez, H.
    Laktineh, I.
    2018 XXXIII CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2018,
  • [4] Harmonic Ring Oscillator Time-to-Digital Converter
    Caram, Juan Pablo
    Galloway, Jeff
    Kenney, J. Stevenson
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 161 - 164
  • [5] Low-power Time-to-Digital Converter based on Vernier Gated-Ring-Oscillator
    Bayat, Samaneh
    Rezaee-Dehsorkh, Hamidreza
    Ravanshad, Nassim
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 1441 - 1445
  • [6] A Low-Power Gateable Vernier Ring Oscillator Time-to-Digital Converter for Biomedical Imaging Applications
    Cheng, Zeng
    Deen, M. Jamal
    Peng, Hao
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2016, 10 (02) : 445 - 454
  • [7] A 90nm CMOS Digital PLL Based on Vernier-Gated-Ring-Oscillator Time-to-Digital Converter
    Lu, Ping
    Wu, Ying
    Andreani, Pietro
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2593 - 2596
  • [8] Time of arrival measurement using ring oscillator-based Vernier time-to-digital converter in 28 nm CMOS
    Kadlubowski, Lukasz A.
    Kmon, Piotr
    PRZEGLAD ELEKTROTECHNICZNY, 2020, 96 (12): : 115 - 118
  • [9] An FPGA Implementation of a Time-to-Digital Converter with a Ring Oscillator and Buffers
    Dinh Van Luan
    Nguyen Xuan Truong
    Lee, Hyuk-Jae
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 392 - 393
  • [10] On-chip Jitter Measurement Using Vernier Ring Time-to-digital Converter
    Yu, Jianjun
    Dai, Fa Foster
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 167 - 170