A Simple Yet Efficient Accuracy-Configurable Adder Design

被引:47
作者
Xu, Wenbin [1 ]
Sapatnekar, Sachin S. [2 ]
Hu, Jiang [1 ]
机构
[1] Texas A&M Univ, Dept Elect & Comp Engn, College Stn, TX 77843 USA
[2] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
基金
美国国家科学基金会;
关键词
Accuracy-configurable adder (ACA); approximate computing; delay-adaptive reconfiguration (DAR); low-power design; VLSI IMPLEMENTATION; APPROXIMATE ADDER; ERROR;
D O I
10.1109/TVLSI.2018.2803081
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing is a promising approach for low-power IC design and has recently received considerable research attention. To accommodate dynamic levels of approximation, a few accuracy-configurable adder (ACA) designs have been developed in the past. However, these designs tend to incur large area overheads as they rely on either redundant computing or complicated carry prediction. Some of these designs include error detection and correction circuitry, which further increase the area. In this paper, we investigate a simple ACA design that contains no redundancy or error detection/correction circuitry and uses very simple carry prediction. The simulation results show that our design dominates the latest previous work on accuracy-delay-power tradeoff while using 39% lower area. In the best case, the iso-delay power of our design is only 16% of accurate adder regardless of degradation in accuracy. One variant of this design provides finer-grained and larger tunability than that of the previous works. Moreover, we propose a delay-adaptive self-configuration technique to further improve the accuracy-delay-power tradeoff. The advantages of our method are confirmed by the applications in multiplication and discrete cosine transform computing.
引用
收藏
页码:1112 / 1125
页数:14
相关论文
共 23 条
[1]  
[Anonymous], IEEE T CIRCUITS SY 2
[2]   Accurus: A Fast Convergence Technique for Accuracy Configurable Approximate Adder Circuits [J].
Benara, Vinamra ;
Purini, Suresh .
2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, :577-582
[3]  
Chippa V, 2011, DES AUT CON, P603
[4]  
Du K, 2012, DES AUT TEST EUROPE, P1257
[5]   New cost-effective VLSI implementation of a 2-D discrete cosine transform and its inverse [J].
Gong, D ;
He, Y ;
Cao, ZG .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (04) :405-415
[6]   Low-Power Digital Signal Processing Using Approximate Adders [J].
Gupta, Vaibhav ;
Mohapatra, Debabrata ;
Raghunathan, Anand ;
Roy, Kaushik .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (01) :124-137
[7]  
Han JM, 2013, PROCEEDINGS OF 2013 CHINA INTERNATIONAL CONFERENCE ON INSURANCE AND RISK MANAGEMENT, P1
[8]  
Hu JJ, 2015, DES AUT TEST EUROPE, P1449
[9]  
Kahng AB, 2012, DES AUT CON, P820
[10]   CASA: Correlation-Aware Speculative Adders [J].
Liu, Gai ;
Tao, Ye ;
Tan, Mingxing ;
Zhang, Zhiru .
PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, :189-194