Testing Digital Circuits: Studying the Increment of the Number of States and Estimating the Fault Coverage

被引:0
|
作者
Vinarskii, Evgenii [1 ]
Laputenko, Andrey [2 ]
Lopez, Jorge [3 ]
Kushik, Natalia [3 ]
机构
[1] Lomonosov Moscow State Univ, Dept Comp Sci, Moscow, Russia
[2] Tomsk State Univ, Tomsk, Russia
[3] Univ Paris Saclay, CNRS, Telecom SudParis, SAMOVAR, Evry, France
基金
俄罗斯科学基金会;
关键词
Testing; Digital/Logic Circuits; Finite State Machines;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Testing of digital circuits is very important, especially for guaranteeing the correct and reliable functioning of electronic devices. One of the possibilities for deriving high quality test suites is using test generation methods for a corresponding Finite State Machine simulating the circuit behavior. In this paper, we estimate the number of implementation states whenever a circuit mutant is introduced. Experimental evaluation is performed for three types of mutants, namely Single Stuck-At Fault Mutants, Single Bridge Fault Mutants, and Hardly Detectable Fault Mutants. Experiments with the ITC'99 benchmarks (second release) show that in most cases the injection of a fault does not increase the number of states. Moreover, whenever the number of states is increased, the increment is on average 20%. Given this increment, we perform the experiments to showcase that for testing circuits with guaranteed fault coverage with respect to the listed faults, one can apply the W-method with the upper bound m = 1.2n states, for n states in the specification (circuit) FSM.
引用
收藏
页码:220 / 224
页数:5
相关论文
共 25 条
  • [21] Approximate Testing of Digital VLSI Circuits using Error Significance based Fault Analysis
    Jena, Sisir Kumar
    Biswas, Santosh
    Deka, Jatindra Kumar
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [22] UNIFIED TECHNIQUE FOR ON-LINE TESTING OF DIGITAL CIRCUITS: DELAY AND STUCK-AT FAULT MODELS
    Biswas, S.
    Mukhopadhyay, S.
    Patra, A.
    Sarkar, D.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2008, 17 (06) : 1069 - 1089
  • [23] Application of Droplet Digital PCR for Estimating Vector Copy Number States in Stem Cell Gene Therapy
    Lin, Huan-Ting
    Okumura, Takashi
    Yatsuda, Yukinori
    Ito, Satoru
    Nakauchi, Hiromitsu
    Otsu, Makoto
    HUMAN GENE THERAPY METHODS, 2016, 27 (05) : 197 - 208
  • [24] A STUDY ON THE DEVELOPMENT OF AN AUTOMATIC FAULT-DIAGNOSIS SYSTEM FOR TESTING NUCLEAR-POWER-PLANT DIGITAL ELECTRONIC-CIRCUITS
    KIM, DS
    SEONG, PH
    ANNALS OF NUCLEAR ENERGY, 1993, 20 (06) : 433 - 442
  • [25] New digital testing for parametric fault detection in analog circuits using classified frequency-bands and efficient test-point selection
    Abo-elftooh, Bassam A.
    El-Mahlawy, Mohamed H.
    Ragai, Hani F.
    AIN SHAMS ENGINEERING JOURNAL, 2021, 12 (02) : 1701 - 1721