A 2-4GHz fast-locking frequency multiplying delay-locked loop

被引:3
|
作者
Kim, Jongsun [1 ]
Bae, B-H [1 ]
机构
[1] Hongik Univ, Elect & Elect Engn, 94 Wausan Ro, Seoul 121791, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2017年 / 14卷 / 02期
关键词
multiplying DLL; MDLL; frequency multiplier; clock generator; clock multiplier; fast locking; PLL; DLL; DLL;
D O I
10.1587/elex.13.20161056
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-locking fractional-ratio multiplying DLL (FMDLL) for de-skewed on-chip clock frequency multiplication is presented. A new phase detecting controller (PDC) and a dual-path charge pump (CP) have been adopted to achieve shorter locking time and eliminate lock-in fail problems. The proposed fast-locking FMDLL was implemented in a 65-nm CMOS process and occupies an active area of 0.015mm2. It operates over a frequency range of 2.0-4.0 GHz with a programmable frequency multiplication factor of N/M, where N = 4, 5, 8, 10 and M = 1, 2, 3. It achieves a peak-to-peak output clock jitter of 13.5 ps at 4 GHz while consuming 6.7mW at 2 GHz from a 1.2V supply. Compared with the conventional architecture, the locking time has been reduced about 80%.
引用
收藏
页码:1 / 8
页数:8
相关论文
共 50 条
  • [1] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [2] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    半导体学报, 2011, 32 (10) : 139 - 146
  • [3] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [4] A Multi-Band Fast-Locking Delay-Locked Loop With Jitter-Bounded Feature
    Kuo, Chien-Hung
    Lai, Hung-Jing
    Lin, Meng-Feng
    IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2011, 58 (01) : 51 - 59
  • [5] A wide-range and fast-locking clock synthesizer IP based on delay-locked loop
    Hwang, CS
    Chen, P
    Tsao, HW
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 785 - 788
  • [6] A 1.7 GHz Fractional-N Frequency Synthesizer Based on a Multiplying Delay-Locked Loop
    Levantino, Salvatore
    Marucci, Giovanni
    Marzin, Giovanni
    Fenaroli, Andrea
    Samori, Carlo
    Lacaita, Andrea L.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (11) : 2678 - 2691
  • [7] Fast locking delay-locked loop using initial delay measurement
    Kim, T
    Wang, SH
    Kim, B
    ELECTRONICS LETTERS, 2002, 38 (17) : 950 - 951
  • [8] A wide-range and fast-locking all-digital cycle-controlled delay-locked loop
    Chang, HH
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 661 - 670
  • [9] Design of Delay-Locked Loop for Wide Frequency Locking Range
    Chen, Hsun-Hsiang
    Wong, Zih-Hsiang
    Chen, Shen-Li
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 302 - 305
  • [10] A Clock Generator Based on Multiplying Delay-Locked Loop
    Hwang, Chorng-Sii
    Chu, Ting-Li
    Chen, Wen-Cheng
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 98 - 102