Cu/barrier CMP on porous low-k based interconnect schemes

被引:19
|
作者
Gottfried, K.
Schubert, I.
Schulz, S. E.
Gessner, T.
机构
[1] Fraunhofer Inst Microintegrat & Reliabil, D-09126 Chemnitz, Germany
[2] Tech Univ Chemnitz, Ctr Microtechnol, D-09107 Chemnitz, Germany
关键词
CMP; Cu/barrier CMP; low-k; low-k material; low-k dielectrics; porous low-k materials; damascene architecture;
D O I
10.1016/j.mee.2006.10.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dielectric stacks containing porous low-k materials were investigated regarding their ability to pass CMP processes as used in Cu interconnect technology. Beside the low-k material itself, the impact of layout, cap layer materials and different diffusion barrier materials has been proven. Advanced consumables, partly specially designed for future technology nodes, have been tested within these experiments. Compatibility of the slurries with the low-k stacks, dishing and erosion, impact of polishing parameters like down force and platen speed on low-k stack integrity were examined. Low-k stacks based on a porous MSQ material capped with PECVD-SiC or with a MSQ-hard mask were found to be promising candidates. Low-k stacks based on porous SiO2-aerogel could not meet the stability requirements at present and need additional efforts for adhesion enhancement between cap layer and porous material. Consumables used within the experiments enable an efficient processing with low dishing and erosion as well as an excellent surface quality. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:2218 / 2224
页数:7
相关论文
共 50 条
  • [1] Development of post-CMP cleanup processing for Cu/low-k devices
    Kodera, Masako
    Uekusaka, Shin-Ichiro
    Nishioka, Yukiko
    Nagano, Hidekazu
    Inoue, Tatsuo
    Tokushige, Katsuhiko
    Fukunaga, Akira
    Tsujimura, Manabu
    Tanaka, Yoshitsugu
    Nagai, Hiroyuki
    Maekawa, Kaoru
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2006, 89 (11): : 19 - 30
  • [2] Stress migration study of Cu interconnect with various low-K dielectrics
    Lin, MW
    Hsieh, CH
    Yang, CW
    Tsai, MH
    Shue, SL
    Yu, CH
    Liang, MS
    ADVANCED METALLIZATION CONFERENCE 2001 (AMC 2001), 2001, : 457 - 463
  • [3] Leakage, breakdown, and TDDB characteristics of porous low-k silica-based interconnect dielectrics
    Ogawa, ET
    Kim, J
    Haase, GS
    Mogul, HC
    McPherson, JW
    41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, : 166 - 172
  • [4] Self-forming AlOx layer as Cu diffusion barrier on porous low-k film
    Perng, Dung-Ching
    Yeh, Jia-Bin
    Hsu, Kuo-Chung
    Tsai, Shuo-Wen
    THIN SOLID FILMS, 2010, 518 (06) : 1648 - 1652
  • [5] The advanced CMP "mC2" for Cu/Low-k planarization technology
    Wada, Y
    Kohama, T
    Nagano, H
    Tokushige, K
    Fukunaga, A
    Tsujimura, M
    ADVANCED METALLIZATION CONFERENCE 2005 (AMC 2005), 2006, : 551 - 555
  • [6] Characterization of line-edge roughness in Cu/low-k interconnect pattern
    Yamaguchi, Atsuko
    Ryuzaki, Daisuke
    Takeda, Ken-ichi
    Yamamoto, Jiro
    Kawadai, Hiroki
    Lizum, Takashi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2501 - 2505
  • [7] Low-k/Cu interconnect integration with low-damage ash using atomic hydrogen
    Tomioka, Kazuhiro
    Kondo, Seiichi
    Ohhashi, Naofumi
    Suzuki, Takamasa
    Soda, Eiichi
    Kobayashi, Nobuyoshi
    Advanced Metallization Conference 2006 (AMC 2006), 2007, : 61 - 66
  • [8] Study of CoTa alloy as barrier layer for Cu/low-k interconnects
    Wang, Xu
    Liu, Lin-Tao
    He, Peng
    Qu, Xin-Ping
    Zhang, Jing
    Wei, Shuhua
    Mankelevich, Yuri A.
    Baklanov, Mikhail R.
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2017, 50 (40)
  • [9] Shear stress analyses in chemical mechanical planarization with Cu/porous low-k structure
    Kodera, Masako
    Mochizuki, Yoshihiro
    Fukuda, Akira
    Hiyama, Hirokuni
    Tsujimura, Manabu
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4B): : 1974 - 1980
  • [10] A selective CMP process for stacked low-k CVD oxide films
    Hartmannsgruber, E
    Zwicker, G
    Beekmann, K
    MICROELECTRONIC ENGINEERING, 2000, 50 (1-4) : 53 - 58