SOP: What is it and why? A new micro system-integration technology paradigm-Moore's law for system integration of miniaturized convergent systems of the next decade

被引:171
作者
Tummala, RR [1 ]
机构
[1] Georgia Inst Technol, Packaging Res Ctr, Atlanta, GA 30332 USA
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2004年 / 27卷 / 02期
基金
美国国家科学基金会;
关键词
consumer electronics; convergent electronics systems; integrated circuit (IC) packaging; integrated optoelectronics; interconnections; Moore's Law; multichip modules; optoelectronics; system-in-package (SIP); system-on-chip (SOC); system-on-package (SOP);
D O I
10.1109/TADVP.2004.830354
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In the past, microsystems packaging played two roles: 1) it provided I/O connections to and from integrated circuits (ICs) or wafer-level packaging (WLP), and 2) it interconnected both active and passive components on system level boards, referred to as systems packaging. Both were accomplished by interconnections or multilayer wiring at the package or board level. More recently, the IC devices have begun to integrate not only more and more transistors, but also active and passive components on an individual chip, leading the community to believe that someday there may be a single-chip complete system, referred to as system-on-chip (SOC). This can be called horizontal or two-dimensional (2-D) integration of IC blocks in a single-chip toward end-product systems. The community began to realize, however, that such an approach presents fundamental, engineering, and investment limits, as well as computing and communication limits for wireless and wired systems over the long run. This led to 3-D packaging approaches, often referred to as system-in-package (SIP). The SIP, while providing major opportunities in both miniaturization and integration for advanced and portable electronic products, is a subsystem, limited by the CMOS process just like the SOC. Some existing and emerging applications, however, include sensors, memory modules and embedded processors with DRAMs. More recent 3-D solutions, which incorporate stacked package approaches, offer solutions toward faster time-to-market and business impediments that have plagued MCM deployment for the past decade. There is a new emerging concept called system-on-package (SOP). With SOP, the package, not the board, is the system. As such, SOP is beginning to address the shortcomings of both SOC and SIP, as well as traditional packaging which is bulky, costly, and lower in performance and reliability than ICs, in two ways: 1) It uses CMOS-based silicon for what it is good for, namely, for transistor integration, and the package, for what it is good for, namely, RF, optical, and digital integration by means of IC-package-system codesign. The SOP package, therefore, overcomes both the computing limitations And integration limitations of SOC, SIP, MCM, and traditional system packaging. It does this by having global wiring as well as RF, digital, and optical component integration in the package, not in the chip. The SOP, therefore, includes both active and passive components in thin-film form, in contrast with indiscrete or thick-film form, including embedded digital, RF, and optical components, and functions in a microminiaturized package or board.
引用
收藏
页码:241 / 249
页数:9
相关论文
共 38 条
[1]  
ALEXANDER M, 2002, XAPP623 V 1 0
[2]   Fully embedded board-level guided-wave optoelectronic interconnects [J].
Chen, RT ;
Lin, L ;
Choi, C ;
Liu, YJJ ;
Bihari, B ;
Wu, L ;
Tang, SN ;
Wickman, R ;
Picor, B ;
Hibbs-Brenner, MK ;
Bristow, J ;
Liu, YS .
PROCEEDINGS OF THE IEEE, 2000, 88 (06) :780-793
[3]   Optical interconnections on electrical boards using embedded active optoelectronic components [J].
Cho, SY ;
Brooke, MA ;
Jokerst, NM .
IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2003, 9 (02) :465-476
[4]   Long lossy lines (L-3) and their impact upon large chip performance [J].
Davidson, EE ;
McCredie, BD ;
Vilkelis, WV .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1997, 20 (04) :361-375
[5]  
Davis MF, 2001, IEEE MTT-S, P1731, DOI 10.1109/MWSYM.2001.967240
[6]  
DAVIS MF, 2000, 2000 IEEE EPEP TOP M, P103
[7]   Integrated RF Architectures in fully-organic SOP technology [J].
Davis, MH ;
Sutono, A ;
Yoon, SW ;
Mandal, S ;
Bushyager, N ;
Lee, CH ;
Lim, K ;
Pinel, S ;
Maeng, M ;
Obatoyinbo, A ;
Chakraborty, S ;
Laskar, J ;
Tentzeris, EM ;
Nonaka, T ;
Tummala, RR .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2002, 25 (02) :136-142
[8]   An optical centralized shared-bus architecture demonstrator for microprocessor-to-memory interconnects [J].
Han, XL ;
Kim, G ;
Lipovski, GJ ;
Chen, RT .
IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2003, 9 (02) :512-517
[9]   Development and characterization of embedded thin-film capacitors for mixed signal applications on fully organic system-on-package technology [J].
Hobbs, JM ;
Dalmia, S ;
Sundaram, V ;
Wan, LX ;
Kim, W ;
White, GE ;
Swaminathan, M ;
Tummala, RR .
RAWCON 2002: IEEE RADIO AND WIRELESS CONFERENCE, PROCEEDINGS, 2002, :201-204
[10]   Embedded optical interconnections using thin film InGaAs metal-semiconductor-metal photodetectors [J].
Huang, Z ;
Ueno, Y ;
Kaneko, K ;
Jokerst, NM ;
Tanahashi, S .
ELECTRONICS LETTERS, 2002, 38 (25) :1708-1709