A new on-chip interconnect crosstalk model and experimental verification fur CMOS VLSI circuit design

被引:0
作者
Eo, Y [1 ]
Eisenstadt, WR
Jeong, JY
Kwon, OH
机构
[1] Hanyang Univ, Dept Elect Engn, Kyungki Do 425791, South Korea
[2] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[3] Univ Suwon, Dept Elect Engn, Suwon, South Korea
关键词
crosstalk; distributed-model; effective-capacitance; effective-resistance; interconnects; lumped-model; signal-integrity;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new, simple closed-form crosstalk model is proposed. The model is based on a lumped configuration but effectively includes the distributed properties of interconnect capacitance and resistance, CMOS device nonlinearity is simply approximated asa linear device. That is, the CMOS gate is modeled as a resistance at the driving port and a capacitance at a driven port. Interconnects are modeled as effective resistances and capacitances to match the distributed transmission behavior. The new model shows excellent agreement with SPICE simulations. Further, while existing models do not support the multiple line crosstalk behaviors, our model can be generalized to multiple lines. That is,unlike previously published work, even if the geometrical structures are not identical, it can accurately predict crosstalk. The model is experimentally verified with 0.35-mu m CMOS process-based interconnect test structures. The new model can be readily implemented in CAD analysis tools, Thereby, this model can be used to predict the signal integrity for high-speed and high-density VLSI circuit design.
引用
收藏
页码:129 / 140
页数:12
相关论文
empty
未找到相关数据