A new on-chip interconnect crosstalk model and experimental verification fur CMOS VLSI circuit design

被引:0
|
作者
Eo, Y [1 ]
Eisenstadt, WR
Jeong, JY
Kwon, OH
机构
[1] Hanyang Univ, Dept Elect Engn, Kyungki Do 425791, South Korea
[2] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[3] Univ Suwon, Dept Elect Engn, Suwon, South Korea
关键词
crosstalk; distributed-model; effective-capacitance; effective-resistance; interconnects; lumped-model; signal-integrity;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new, simple closed-form crosstalk model is proposed. The model is based on a lumped configuration but effectively includes the distributed properties of interconnect capacitance and resistance, CMOS device nonlinearity is simply approximated asa linear device. That is, the CMOS gate is modeled as a resistance at the driving port and a capacitance at a driven port. Interconnects are modeled as effective resistances and capacitances to match the distributed transmission behavior. The new model shows excellent agreement with SPICE simulations. Further, while existing models do not support the multiple line crosstalk behaviors, our model can be generalized to multiple lines. That is,unlike previously published work, even if the geometrical structures are not identical, it can accurately predict crosstalk. The model is experimentally verified with 0.35-mu m CMOS process-based interconnect test structures. The new model can be readily implemented in CAD analysis tools, Thereby, this model can be used to predict the signal integrity for high-speed and high-density VLSI circuit design.
引用
收藏
页码:129 / 140
页数:12
相关论文
共 50 条
  • [1] Accurate Crosstalk Analysis for RLCG On-Chip VLSI Global Interconnect
    Maheshwari, Vikas
    Jha, Samir K.
    Khare, K.
    Kar, R.
    Mandal, D.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 281 - 286
  • [2] A fringing and coupling interconnect line capacitance model for VLSI on-chip wiring delay and crosstalk
    Lee, MK
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 233 - 236
  • [3] A NEW ON-CHIP ESD PROTECTION CIRCUIT WITH DUAL PARASITIC SCR STRUCTURES FOR CMOS VLSI
    WU, CY
    KER, MD
    LEE, CY
    KO, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) : 274 - 280
  • [4] A new equivalent circuit model for on-chip spiral transformers in CMOS RFICs
    韦家驹
    王志功
    李智群
    唐路
    半导体学报, 2012, 33 (05) : 126 - 130
  • [5] A new equivalent circuit model for on-chip spiral transformers in CMOS RFICs
    Wei Jiaju
    Wang Zhigong
    Li Zhiqun
    Tang Lu
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (05)
  • [6] A unified system level error model of crosstalk and electromigration for on-chip interconnect
    Lee, Hyeonggeon
    Park, Jong Kang
    Kim, Jong Tae
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [7] Design and verification of on-chip debug circuit based on JTAG
    Bai Chuang
    Lü Hao
    Zhang Wei
    Li Fan
    TheJournalofChinaUniversitiesofPostsandTelecommunications, 2021, 28 (03) : 95 - 101
  • [8] On-Chip Crosstalk Noise Reduction Model using interconnect optimization Techniques
    Hunagund, P. V.
    Kalpana, A. B.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 87 - +
  • [9] Design and verification of on-chip debug circuit based on JTAG
    Chuang B.
    Hao L.
    Wei Z.
    Fan L.
    Journal of China Universities of Posts and Telecommunications, 2021, 28 (03): : 95 - 101
  • [10] Experimental Verification of Single Event Interconnect Crosstalk in a 90 nm CMOS technology
    Balasubramanian, A.
    Amusan, O. A.
    Bhuva, B. L.
    Reed, R. A.
    Sternberg, A. L.
    Massengill, L. W.
    McMorrow, D.
    Nation, S. A.
    Melinger, J. S.
    RADECS 2007: PROCEEDINGS OF THE 9TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS, 2007, : 238 - +