High-speed I/O Buffer Modeling for Signal-integrity-based Design of VLSI Interconnects

被引:0
|
作者
Cao, Yi [1 ]
Zhang, Qi-Jun [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
关键词
PARAMETRIC MACROMODELS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital I/O buffers play an important role for the signal integrity (SI) simulation and timing analysis of high-speed VLSI interconnect networks, which often require the consideration of electromagnetic (EM) effects. In this paper, we give an overview of the recent advances in efficient macromodeling of nonlinear digital I/O buffers, including equivalent-circuit-based and neural-network-based approaches. The detailed equivalent circuit models axe accurate but computationally slow. On the other hand, the simplified equivalent circuit models are fast but only provide limited accuracy. The neural-network-based models axe good alternatives to those equivalent-circuit-based models, maintaining a good overall performance in terms of accuracy and speed. We demonstrate the neural-network-based approaches through an example of modeling a commercial high-speed integrated circuit (IC) device and its application to the SI simulation of high-speed interconnect networks.
引用
收藏
页码:1383 / 1386
页数:4
相关论文
共 50 条
  • [41] DELAY AND CROSSTALK SIMULATION OF HIGH-SPEED VLSI INTERCONNECTS WITH NONLINEAR TERMINATIONS
    XIE, DH
    NAKHLA, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (11) : 1798 - 1811
  • [42] Modeling and Analysis of High-Speed I/O Links
    Balamurugan, Ganesh
    Casper, Bryan
    Jaussi, James E.
    Mansuri, Mozhgan
    O'Mahony, Frank
    Kennedy, Joseph
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (02): : 237 - 247
  • [43] Ensuring signal integrity in high-speed connectors
    Witte, Markus
    CONNECTOR SPECIFIER, 2009, 25 (01) : 12 - +
  • [44] Precise integration algorithm for transient simulation of interconnects in high-speed VLSI
    Tang, Min
    Ma, Xi-Kui
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2004, 32 (05): : 787 - 790
  • [45] Design and Verification of High-Speed VLSI Physical Design
    Dian Zhou
    Rui-Ming Li
    Journal of Computer Science and Technology, 2005, 20 : 147 - 165
  • [46] Design and verification of high-speed VLSI physical design
    Zhou, D
    Li, RM
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2005, 20 (02) : 147 - 165
  • [47] High-Speed Channel Modeling with Deep Neural Network for Signal Integrity Analysis
    Lu, Tianjian
    Wu, Ken
    Yang, Zhiping
    Sun, Ju
    2017 IEEE 26TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2017,
  • [48] High-Speed Channel Modeling With Machine Learning Methods for Signal Integrity Analysis
    Lu, Tianjian
    Sun, Ju
    Wu, Ken
    Yang, Zhiping
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2018, 60 (06) : 1957 - 1964
  • [49] Transient behavioral modeling of high-speed digital l/O buffer based on lBlS model
    Cai, X.J.
    Mao, J.F.
    Chen, J.H.
    Li, Z.F.
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2001, 35 (01): : 5 - 9
  • [50] Signal Sensitivity to Supply Noise on High-Speed I/O
    Chan, Siang Rui
    Tan, Fern Nee
    Mohd-Mokhtar, Rosmiwati
    2012 35TH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM (IEMT), 2012,