High-speed I/O Buffer Modeling for Signal-integrity-based Design of VLSI Interconnects

被引:0
|
作者
Cao, Yi [1 ]
Zhang, Qi-Jun [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
关键词
PARAMETRIC MACROMODELS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital I/O buffers play an important role for the signal integrity (SI) simulation and timing analysis of high-speed VLSI interconnect networks, which often require the consideration of electromagnetic (EM) effects. In this paper, we give an overview of the recent advances in efficient macromodeling of nonlinear digital I/O buffers, including equivalent-circuit-based and neural-network-based approaches. The detailed equivalent circuit models axe accurate but computationally slow. On the other hand, the simplified equivalent circuit models are fast but only provide limited accuracy. The neural-network-based models axe good alternatives to those equivalent-circuit-based models, maintaining a good overall performance in terms of accuracy and speed. We demonstrate the neural-network-based approaches through an example of modeling a commercial high-speed integrated circuit (IC) device and its application to the SI simulation of high-speed interconnect networks.
引用
收藏
页码:1383 / 1386
页数:4
相关论文
共 50 条
  • [1] Signal integrity optimization of high-speed VLSI packages and interconnects
    Zhang, QJ
    Wang, F
    Nakhla, MS
    Bandler, JW
    Biernacki, RM
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 1073 - 1076
  • [2] Effective Modeling and simulation of high-speed VLSI interconnects based on neural networks
    Zhou, Wei
    Chen, Xi
    Wang, Gaofeng
    Sun, Shilei
    DYNAMICS OF CONTINUOUS DISCRETE AND IMPULSIVE SYSTEMS-SERIES B-APPLICATIONS & ALGORITHMS, 2006, 13E : 1392 - 1396
  • [3] RLC signal integrity analysis of high-speed global interconnects
    Huang, XJ
    Cao, Y
    Sylvester, D
    Lin, S
    King, TJ
    Hu, CM
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 731 - 734
  • [4] Design and implementation of an FPGA based high-speed data buffer for optical interconnects
    Voss, Sven-Hendrik
    Talmi, Maati
    Saniter, Juergen
    2006 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2006, : 675 - +
  • [5] The Signal Integrity of The High-speed IC Design
    Huang, Kaer
    Liu, Wenyi
    Zhang, Yan
    Yan, Hongcheng
    2010 6TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS NETWORKING AND MOBILE COMPUTING (WICOM), 2010,
  • [6] Synthesis of high-speed interconnects under constraints on tinting and signal integrity
    Lee, J
    Shragowitz, E
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 622 - 626
  • [7] Signal integrity simulation and analysis in high-speed interconnects by using FDTD
    Li, EP
    Yuan, WL
    2002 3RD INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, 2002, : 268 - 271
  • [8] Fast Estimation of High-Speed Signal Integrity for Coupled PCB Interconnects
    Eudes, Thomas
    Ravelo, Blaise
    Lacrevaz, Thierry
    Flechet, Bernard
    2013 17TH IEEE WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2013,
  • [9] Optimization of high-speed VLSI interconnects: A review
    Zhang, QJ
    Wang, F
    Nakhla, M
    INTERNATIONAL JOURNAL OF MICROWAVE AND MILLIMETER-WAVE COMPUTER-AIDED ENGINEERING, 1997, 7 (01): : 83 - 107
  • [10] Research on High-speed PCB Design Based on Signal Integrity Analysis
    Zhao Ying
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS RESEARCH AND MECHATRONICS ENGINEERING, 2015, 121 : 1956 - 1959