Highly-parallel decoding architectures for convolutional turbo codes

被引:9
|
作者
He, Zhiyong [1 ]
Fortier, Paul [1 ]
Roy, Sebastien [1 ]
机构
[1] Univ Laval, Dept Elect & Comp Engn, Quebec City, PQ G1K 7P4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
decoder; interleaver; parallel architecture; turbo code;
D O I
10.1109/TVLSI.2006.884172
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Highly parallel decoders for convolutional turbo codes have been studied by proposing two parallel decoding architectures and a design approach of parallel interleavers. To solve the memory conflict problem of extrinsic information in a parallel decoder, a block-like approach in which data is written row-by-row and READ diagonal-wise is proposed for designing collision-free parallel interleavers. Furthermore, a warm-up-free parallel sliding window architecture is proposed for long turbo codes to maximize the decoding speeds of parallel decoders. The proposed architecture increases decoding speed by 6%-34% at a cost of a storage increase of 1% for an eight-parallel decoder. For short turbo codes (e.g., length of 512 bits), a warm-up-free parallel window architecture is proposed to double the speed at the cost of a hardware increase of 12%.
引用
收藏
页码:1147 / 1151
页数:5
相关论文
共 48 条
  • [31] Collision-free interleaver composed of a Latin square for parallel-architecture turbo codes
    Kim, Dae-Son
    Oh, Hyun-Young
    Song, Hong-Yeop
    IEEE COMMUNICATIONS LETTERS, 2008, 12 (03) : 203 - 205
  • [32] High Throughput Parallel Encoding and Decoding Architecture for Polar Codes
    Yin, Jiaying
    Li, Lixin
    Gao, Ang
    Chen, Wei
    Han, Zhu
    Huang, Quan
    2017 IEEE/CIC INTERNATIONAL CONFERENCE ON COMMUNICATIONS IN CHINA (ICCC), 2017, : 856 - 860
  • [33] Iterative decoding algorithm and terminating criteria for inter-block permuted turbo codes
    Zheng, YX
    Su, YT
    2004 IEEE 15TH INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS, VOLS 1-4, PROCEEDINGS, 2004, : 1116 - 1120
  • [34] State-parallel MAP module design for turbo decoding of 3GPP
    Choi, GS
    Bae, JH
    Park, HM
    Kim, SW
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (04) : 677 - 685
  • [35] Semi-parallel reconfigurable architectures for real-time LDPC decoding
    Karkooti, M
    Cavallaro, JR
    ITCC 2004: INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: CODING AND COMPUTING, VOL 1, PROCEEDINGS, 2004, : 579 - 585
  • [36] A Parallel and Memory-Efficient Decoding for Spatially-Coupled LDPC Codes
    Wu, Qihao
    Lv, Lihong
    Yao, Yanjun
    Wu, Sheng
    2020 IEEE/CIC INTERNATIONAL CONFERENCE ON COMMUNICATIONS IN CHINA (ICCC), 2020, : 1016 - 1021
  • [37] Extrinsic Information Transfer Charts for Characterizing the Iterative Decoding Convergence of Fully Parallel Turbo Decoders
    Ngo, Hoang Anh
    Maunder, Robert G.
    Hanzo, Lajos
    IEEE ACCESS, 2015, 3 : 2100 - 2110
  • [38] Highly Efficient Copyright Protection Algorithm for Satellite Imagery Using Turbo Product Codes
    AlMaeeni, Sara
    Kunhu, Alavi
    Al-Ahmad, Hussain
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2019, 19 (07): : 204 - 214
  • [39] QFEC ASIP: A Flexible Quad-Mode FEC ASIP for Polar, LDPC, Turbo, and Convolutional Code Decoding
    Qiao, Wan
    Liu, Dake
    Liu, Shaohan
    IEEE ACCESS, 2018, 6 : 72189 - 72200
  • [40] Memory-Reduced Maximum A Posteriori Probability Decoding for High-Throughput Parallel Turbo Decoders
    Shrestha, Rahul
    Paily, Roy
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (08) : 2832 - 2854