Low-Latency Digit-Serial Systolic Double Basis Multiplier over GF(2m) Using Subquadratic Toeplitz Matrix-Vector Product Approach

被引:24
|
作者
Pan, Jeng-Shyang [1 ]
Azarderakhsh, Reza [2 ]
Kermani, Mehran Mozaffari [2 ]
Lee, Chiou-Yng [3 ]
Lee, Wen-Yo [3 ]
Chiou, Che Wun [4 ]
Lin, Jim-Min [5 ]
机构
[1] Harbin Inst Technol, Shenzhen Grad Sch, Innovat Informat Ind Res Ctr IIIRC, Harbin 150006, Peoples R China
[2] Rochester Inst Technol, Dept Elect & Microelect Engn, Rochester, NY 14623 USA
[3] Lunghwa Univ Sci & Technol, Dept Comp Informat & Network Engn, Taoyuan 33306, Taiwan
[4] Chien Hsin Univ Sci & Technol, Dept Comp Sci & Informat Engn, Chungli 320, Taiwan
[5] Feng Chia Univ, Dept Informat Engn & Comp Sci, Taichung 407, Taiwan
关键词
Subquadratic Toeplitz matrix-vector product; digit-serial systolic multiplier; double basis; elliptic curve cryptography; MONTGOMERY MULTIPLIERS; FINITE-FIELD;
D O I
10.1109/TC.2012.239
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently in cryptography and security, the multipliers with subquadratic space complexity for trinomials and some specific pentanomials have been proposed. For such kind of multipliers, alternatively, we use double basis multiplication which combines the polynomial basis and the modified polynomial basis to develop a new efficient digit-serial systolic multiplier. The proposed multiplier depends on trinomials and almost equally space pentanomials (AESPs), and utilizes the subquadratic Toeplitz matrix-vector product scheme to derive a low-latency digit-serial systolic architecture. If the selected digit-size is d bits, the proposed digit-serial multiplier for both polynomials, i.e., trinomials and AESPs, requires the latency of 2[root m/d], while traditional ones take at least O([m/d])clock cycles. Analytical and application-specific integrated circuit (ASIC) synthesis results indicate that both the area and the time area complexities of our proposed architecture are significantly lower than the existing digit-serial systolic multipliers.
引用
收藏
页码:1169 / 1181
页数:13
相关论文
共 50 条
  • [1] Comments on "Low-Latency Digit-Serial Systolic Double Basis Multiplier over GF(2m) Using Subquadratic Toeplitz Matrix-Vector Product Approach"
    Reyhani-Masoleh, Arash
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (04) : 1215 - 1216
  • [2] Low-Complexity Digit-Serial Multiplier Over GF(2m) Based on Efficient Toeplitz Block Toeplitz Matrix-Vector Product Decomposition
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    Fan, Chia-Chen
    Yuan, Shyan-Ming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 735 - 746
  • [3] Super Digit-Serial Systolic Multiplier Over GF(2m)
    Lee, Chiou-Yng
    2012 SIXTH INTERNATIONAL CONFERENCE ON GENETIC AND EVOLUTIONARY COMPUTING (ICGEC), 2012, : 509 - 513
  • [4] Low-Complexity Systolic Multiplier for GF(2m) using Toeplitz Matrix-Vector Product Method
    Xie, Jiafeng
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [5] A novel digit-serial dual basis systolic karatsuba multiplier over GF(2m)
    Lin, J.-M. (jimmy@fcu.edu.tw), 1600, Computer Society of the Republic of China (23):
  • [6] Digit-serial systolic multiplier for finite fields GF(2m)
    Guo, JH
    Wang, CL
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1998, 145 (02): : 143 - 148
  • [7] Low Complexity Digit-serial Multiplier Over GF(2m) Using Karatsuba Technology
    Lee, Trong-Yen
    Liu, Min-Jea
    Fan, Chia-Chen
    Tsai, Chia-Chun
    Wu, Haixia
    2013 SEVENTH INTERNATIONAL CONFERENCE ON COMPLEX, INTELLIGENT, AND SOFTWARE INTENSIVE SYSTEMS (CISIS), 2013, : 461 - 466
  • [8] A fast digit-serial systolic multiplier for finite field GF(2m)
    Kim, Chang Hoon
    Kwon, Soonhak
    Hong, Chun Pyo
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1268 - 1271
  • [9] A New digit-serial systolic multiplier for finite fields GF(2m)
    Kim, KW
    Lee, KJ
    Yoo, KY
    2001 INTERNATIONAL CONFERENCES ON INFO-TECH AND INFO-NET PROCEEDINGS, CONFERENCE A-G: INFO-TECH & INFO-NET: A KEY TO BETTER LIFE, 2001, : E128 - E133
  • [10] An efficient digit-serial systolic multiplier for finite fields GF(2m)
    Kim, CH
    Han, SD
    Hong, CP
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 361 - 365