A Low-Power Integrated Circuit for Interaural Time Delay Estimation Without Delay Lines

被引:4
|
作者
Chacon-Rodriguez, A. [1 ]
Martin-Pirchio, F. [2 ,3 ]
Sanudo, S. [2 ,3 ]
Julian, P. [2 ,3 ]
机构
[1] Univ Nacl Mar del Plata, Lab Componentes Elect, RA-7600 Mar Del Plata, Argentina
[2] Univ Nacl Sur, DIEC, RA-8000 Bahia Blanca, Buenos Aires, Argentina
[3] Univ Nacl Sur, CONICET, IIIE, RA-8000 Bahia Blanca, Buenos Aires, Argentina
关键词
Acoustic signal processing; bearing angle estimation; CMOS digital integrated circuits; correlation-derivative circuit; delay estimation correlation methods; direction of arrival estimation; low-power consumption; low-power sensor networks; microphone arrays; LOCALIZER;
D O I
10.1109/TCSII.2009.2023281
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power IC for the estimation of the delay between two infinitely clipped (digital) signals is designed and implemented in a 0.35-mu m standard CMOS technology. The proposed circuit is based on a sliding-mode control system and does not need past values of the inputs, which are usually stored using chains of digital registers or analog delay lines and significantly increase the power consumption. The IC is intended to work in ultralow-power miniature sensor network nodes performing localization in the audio range [20, 1000] Hz, as part of a forest environmental protection network. Power dissipation results show a core power consumption of 1.04 mu W at 3.3 V and only 282 nW at 1.8 V-in both cases with a clock frequency of 200 kHz. The circuit is fully operative and was successfully tested on field as part of a low-power bearing sensor unit.
引用
收藏
页码:575 / 579
页数:5
相关论文
共 50 条
  • [41] Representation of interaural time delay in the human auditory midbrain
    Thompson, Sarah K.
    von Kriegstein, Katharina
    Deane-Pratt, Adenike
    Marquardt, Torsten
    Deichmann, Ralf
    Griffiths, Timothy D.
    McAlpine, David
    NATURE NEUROSCIENCE, 2006, 9 (09) : 1096 - 1098
  • [42] Auditory evoked magnetic fields in relation to interaural time delay and interaural correlation
    Soeta, Yoshiharu
    Nakagawa, Seiji
    HEARING RESEARCH, 2006, 220 (1-2) : 106 - 115
  • [43] RELEASE OF MASKING FOR SPEECH THROUGH INTERAURAL TIME DELAY
    CARHART, R
    TILLMAN, TW
    JOHNSON, KR
    JOURNAL OF THE ACOUSTICAL SOCIETY OF AMERICA, 1967, 42 (01): : 124 - +
  • [44] Representation of interaural time delay in the human auditory midbrain
    Sarah K Thompson
    Katharina von Kriegstein
    Adenike Deane-Pratt
    Torsten Marquardt
    Ralf Deichmann
    Timothy D Griffiths
    David McAlpine
    Nature Neuroscience, 2006, 9 : 1096 - 1098
  • [45] Auditory evoked fields to variations of interaural time delay
    Soeta, Y
    Nakagawa, S
    Tonoike, M
    NEUROSCIENCE LETTERS, 2005, 383 (03) : 311 - 316
  • [46] Tunable delay element for low power VLSI circuit design
    Yang, Jung-Lin
    Chao, Chih-Wei
    Lin, Sung-Min
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1881 - +
  • [47] A Low Power Linear Phase Programmable Long Delay Circuit
    Rodriguez-Villegas, Esther
    Logesparan, Lojini
    Casson, Alexander J.
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2014, 8 (03) : 432 - 441
  • [48] A Low-Power Low-Voltage CMOS Thyristor Based Delay Element
    Manjunath, P., V
    Baghyalakshmi, H. R.
    Venkatesha, M. K.
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 716 - +
  • [49] Design of a multichannel low-power integrated circuit for microstrip detectors
    Amirkhani, Aidin
    Trigilio, Paolo
    Bombelli, Luca
    Fiorini, Carlo
    Jovanovic, Vladimir
    Weijers, Sander
    2018 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE PROCEEDINGS (NSS/MIC), 2018,
  • [50] The Design of Multiplier in Integrated Circuit based on Low-power Algorithm
    Zhou, Duo
    ADVANCED DEVELOPMENT IN AUTOMATION, MATERIALS AND MANUFACTURING, 2014, 624 : 385 - 388