Gate-to-drain capacitance as a monitor for hot-carrier degradation in submicrometer MOSFET's

被引:0
|
作者
Ling, CH
机构
关键词
D O I
暂无
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
Determined by injecting a small sc signal at the drain and measuring the resulting current at the gate, the gate-to-drain capacitance is given by the integral of the signal potential distribution in the MOSFET channel in strong inversion. Localized trapped charges in the gate oxide distort an otherwise linear potential distribution. This gives rise to a simple geometric interpretation, allowing the polarity of the net charge, and the major degradation mechanisms to be identified. The differential capacitance, obtained from the difference in the gate capacitance before and after stress, provides evidence of the amphoteric nature of the generated interface traps. The high sensitivity of the monitor is demonstrated through capacitance data from both NMOSFET's and PMOSFET's, stressed under different conditions. Measured results are in excellent agreement with simulations, and compare well with data from charge pumping current.
引用
收藏
页码:101 / 117
页数:17
相关论文
共 50 条
  • [21] Hot-carrier NMOST degradation at periodic drain signal
    Habas, P
    2002 23RD INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2002, : 731 - 734
  • [22] EFFECTS OF THE GATE-TO-DRAIN SOURCE OVERLAP ON MOSFET CHARACTERISTICS
    CHAN, TY
    WU, AT
    KO, PK
    HU, CM
    IEEE ELECTRON DEVICE LETTERS, 1987, 8 (07) : 326 - 328
  • [23] On measurements of hot-carrier effect in MOSFET's
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 24 (04): : 509 - 514
  • [24] Hot-carrier degradation of p-MOSFET's under analog operation
    Thewes, R
    Brox, M
    Goser, KF
    Weber, W
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (04) : 607 - 617
  • [25] The Influence of Gate Bias on the Anneal of Hot-Carrier Degradation
    Vandemaele, Michiel
    Chuang, Kai-Hsin
    Bury, Erik
    Tyaginov, Stanislav
    Groeseneken, Guido
    Kaczer, Ben
    2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [26] Hot carrier stress in deep submicrometer MOSFET's
    Cretu, B
    Balestra, F
    Ghibaudo, G
    2001 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOL 1 & 2, PROCEEDINGS, 2001, : 507 - 510
  • [27] A HOT-CARRIER ANALYSIS OF SUBMICROMETER MOSFETS
    SANGIORGI, E
    PINTO, MR
    VENTURI, F
    FICHTNER, W
    IEEE ELECTRON DEVICE LETTERS, 1988, 9 (01) : 13 - 16
  • [28] Hot-carrier degradation in deep-submicrometer nMOSFETs:: lightly doped drain vs. large angle tilt implanted drain
    Rafí, JM
    Campabadal, F
    SOLID-STATE ELECTRONICS, 2001, 45 (08) : 1391 - 1401
  • [29] Drain current model for undoped Gate Stack Double Gate (GSDG) MOSFETs including the hot-carrier degradation effects
    Djeffal, F.
    Bentrcia, T.
    Abdi, M. A.
    Bendib, T.
    MICROELECTRONICS RELIABILITY, 2011, 51 (03) : 550 - 555
  • [30] Analysis of the hot-carrier degradation of deep-submicrometer large-angle-tilt-implanted drain (LATID) MOSFETs
    Bravaix, A
    Vuillaume, D
    SOLID-STATE ELECTRONICS, 1997, 41 (09) : 1293 - 1301