Gate-to-drain capacitance as a monitor for hot-carrier degradation in submicrometer MOSFET's

被引:0
|
作者
Ling, CH
机构
关键词
D O I
暂无
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
Determined by injecting a small sc signal at the drain and measuring the resulting current at the gate, the gate-to-drain capacitance is given by the integral of the signal potential distribution in the MOSFET channel in strong inversion. Localized trapped charges in the gate oxide distort an otherwise linear potential distribution. This gives rise to a simple geometric interpretation, allowing the polarity of the net charge, and the major degradation mechanisms to be identified. The differential capacitance, obtained from the difference in the gate capacitance before and after stress, provides evidence of the amphoteric nature of the generated interface traps. The high sensitivity of the monitor is demonstrated through capacitance data from both NMOSFET's and PMOSFET's, stressed under different conditions. Measured results are in excellent agreement with simulations, and compare well with data from charge pumping current.
引用
收藏
页码:101 / 117
页数:17
相关论文
共 50 条
  • [1] Small-signal gate-to-drain capacitance of MOSFET as a diagnostic tool for hot-carrier induced degradation
    Ghodsi, R
    Yeow, YT
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (07): : 1021 - 1028
  • [2] Small-signal gate-to-drain capacitance of MOSFET as a diagnostic tool for hot-carrier induced degradation
    Quality Semiconductor Australia, Homebush
    Microelectronics Reliability, 1997, 37 (07): : 1021 - 1028
  • [3] ARRIVING AT A UNIFIED MODEL FOR HOT-CARRIER DEGRADATION IN MOSFETS THROUGH GATE-TO-DRAIN CAPACITANCE MEASUREMENT
    GHODSI, R
    YEOW, YT
    LING, CH
    ALAM, MK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (12) : 2423 - 2429
  • [4] Investigation of LDD n-MOSFET hot-carrier degradation with high gate-to-drain transverse field stressing at cryogenic temperature
    Hsu, CT
    Lau, MM
    Yeow, YT
    COMMAD 2000 PROCEEDINGS, 2000, : 157 - 160
  • [5] Gate-to-drain/source overlap and asymmetry effects on hot-carrier generation
    Devoge, P.
    Aziza, H.
    Lorenzini, P.
    Masson, P.
    Julien, F.
    Marzaki, A.
    Malherbe, A.
    Delalleau, J.
    Cabout, T.
    Regnier, A.
    Niel, S.
    2022 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, IIRW, 2022,
  • [6] Analysis of hot-carrier-induced degradation in MOSFETs by gate-to-drain and gate-to-substrate capacitance measurements
    Hsu, C.T.
    Lau, M.M.
    Yeow, Y.T.
    Yao, Z.Q.
    Annual Proceedings - Reliability Physics (Symposium), 2000, : 98 - 102
  • [7] Hot-carrier reliability and performance study of transistors with variable gate-to-drain/source overlap
    Devoge, P.
    Aziza, H.
    Lorenzini, P.
    Masson, P.
    Julien, F.
    Marzaki, A.
    Malherbe, A.
    Delalleau, J.
    Cabout, T.
    Regnier, A.
    Niel, S.
    MICROELECTRONICS RELIABILITY, 2022, 138
  • [8] Hot-carrier reliability and performance study of transistors with variable gate-to-drain/source overlap
    Devoge, P.
    Aziza, H.
    Lorenzini, P.
    Masson, P.
    Julien, F.
    Marzaki, A.
    Malherbe, A.
    Delalleau, J.
    Cabout, T.
    Regnier, A.
    Niel, S.
    Microelectronics Reliability, 2022, 138
  • [9] Analysis of the gate capacitance measurement technique and its application for the evaluation of hot-carrier degradation in submicrometer MOSFETs
    Hsu, CT
    Lau, MM
    Yeow, YT
    MICROELECTRONICS RELIABILITY, 2001, 41 (02) : 201 - 209
  • [10] MEASUREMENT AND SIMULATION OF HOT-CARRIER DEGRADATION IN PMOSFET BY GATE CAPACITANCE
    LING, CH
    SEAH, BP
    SAMUDRA, GS
    GAN, CH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (05) : 928 - 934