IAPDL-based low-power adiabatic programmable logic array

被引:1
|
作者
Lau, KT [1 ]
Liu, F [1 ]
机构
[1] Nanyang Technol Univ, Ctr Microelect, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
adiabatic pseudo-domino logic; programmable logic array; HSPICE;
D O I
10.1016/S0026-2692(99)00105-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel low power programmable logic array structure based on adiabatic switching is presented. Simulation results using HSPICE with 0.8 mu m technology designs show that the power savings of the proposed adiabatic programmable logic array (PLA) circuit is up to 60%, compared to the dynamic PLA circuit. Compared to APDL (Adiabatic Pseudo-Domino Logic) PLA, the power saving is about 15% and the device count savings is about 20%. The power saving is improved further at lower supply voltages. At 2 V Vdd and 200 MHz clock frequency, the power saving is about 25% compared to APDL PLA. Compared to static PLA, the power saving is even more significant. HSPICE simulations also show that the proposed PLA can function correctly up to I GHz at 5 V Vdd, and the supply voltage can be scaled down to 2 V at 200 MHz. (C) 2000 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:235 / 238
页数:4
相关论文
共 50 条
  • [21] Low power adiabatic logic based on FinFETs
    LIAO Nan
    CUI XiaoXin
    LIAO Kai
    MA KaiSheng
    WU Di
    WEI Wei
    LI Rui
    YU DunShan
    Science China(Information Sciences), 2014, 57 (02) : 194 - 206
  • [22] Low power adiabatic logic based on FinFETs
    Liao Nan
    Cui XiaoXin
    Liao Kai
    Ma KaiSheng
    Wu Di
    Wei Wei
    Li Rui
    Yu DunShan
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (02) : 1 - 13
  • [23] A low-power compact switched output adiabatic logic (CSOAL) family
    Liu, F
    Lau, KT
    Siek, L
    Chan, PK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1999, 86 (03) : 323 - 328
  • [24] Investigation of Wirelessly Powered Circuit for Low-Power Adiabatic Logic Circuits
    Sakai, Masashi
    Sekine, Toshikazu
    Takahashi, Yasuhiro
    2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,
  • [25] Low-Power Adiabatic Computing with Improved Quasistatic Energy Recovery Logic
    Upadhyay, Shipra
    Nagaria, R. K.
    Mishra, R. A.
    VLSI DESIGN, 2013, Hindawi Limited, 410 Park Avenue, 15th Floor, 287 pmb, New York, NY 10022, United States (2013)
  • [26] Programmable floating-gate MOS logic for low-power operation
    Berg, Y
    Lande, TS
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1792 - 1795
  • [27] A Low-Power Field-Programmable Gate Array Routing Fabric
    Lin, Mingjie
    El Gamal, Abbas
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (10) : 1481 - 1494
  • [28] A Low-Power Field-Programmable Analog Array for Wireless Sensing
    Rumberg, Brandon
    Graham, David W.
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 542 - 546
  • [29] FAST, LOW-POWER LOGIC ARRAY UNITES CMOS AND BIPOLAR
    LIN, LT
    SPEHN, R
    ELECTRONIC DESIGN, 1987, 35 (09) : 82 - &
  • [30] Low-Power Sequential Circuit Using Single Phase Adiabatic Dynamic Logic
    Chanda, M.
    Dandapat, A.
    Rahaman, H.
    2009 4TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC 2009), 2009, : 53 - +