Hierarchical extraction and verification of symmetry constraints for analog layout automation

被引:13
作者
Bhattacharya, S [1 ]
Jangkrajarng, N [1 ]
Hartono, R [1 ]
Shi, CJR [1 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
来源
ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE | 2004年
关键词
D O I
10.1109/ASPDAC.2004.1337608
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Device matching and layout symmetry are of utmost importance to high performance analog and RF circuits. In this paper, we present HiLSD, the first CAD tool for the automatic detection of layout symmetry between two or more devices in a hierarchical manner. HiLSD first extracts the circuit structure from the layout, then applies an efficient pattern-matching algorithm to rind all the subcircuits automatically, and finally detects layout symmetry on the portion of the layout that corresponds to extracted subcircuit instances. On a set of practical analog layouts, HiLSD is demonstrated to be much more efficient than direct symmetry detection on a flattened layout. Results from applying HiLSD to automatic analog layout retargeting for technology migration and new specifications are also described.
引用
收藏
页码:400 / 405
页数:6
相关论文
共 14 条
[1]   Symmetry detection for automatic analog-layout recycling [J].
Bourai, Y ;
Shi, CJR .
PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, :5-8
[2]   Generation of technology-independent retargetable analog blocks [J].
Castro-López, R ;
Fernández, FV ;
Medeiro, F ;
Rodríguez-Vázquez, A .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 33 (02) :157-170
[3]   KOAN ANAGRAM-II - NEW TOOLS FOR DEVICE-LEVEL ANALOG PLACEMENT AND ROUTING [J].
COHN, JM ;
GARROD, DJ ;
RUTENBAR, RA ;
CARLEY, LR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (03) :330-342
[4]  
Conway J. D., 1992, Proceedings. The European Conference on Design Automation (Cat. No.92TH0414-3), P513, DOI 10.1109/EDAC.1992.205989
[5]  
Hastings A., 2001, ART ANALOG LAYOUT
[6]  
JANGKRAJARNG N, 2003, P IEEE INT S CIRC SY, V4, P704
[7]   A PERFORMANCE-DRIVEN PLACEMENT TOOL FOR ANALOG INTEGRATED-CIRCUITS [J].
LAMPAERT, K ;
GIELEN, G ;
SANSEN, WM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (07) :773-780
[8]  
LIN SL, 1986, P IEEE ACM DES AUT C, P123
[9]  
Luenberger DG., 2015, LINEAR NONLINEAR PRO
[10]  
OKUDA R, 1989, P INT C COMP AID DES, P148