Silicon CMOS devices beyond scaling

被引:303
|
作者
Haensch, W.
Nowak, E. J.
Dennard, R. H.
Solomon, P. M.
Bryant, A.
Dokumaci, O. H.
Kumar, A.
Wang, X.
Johnson, J. B.
Fischetti, M. V.
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Corp, Syst & Technol Grp, Essex Jct, VT 05452 USA
[3] IBM Corp, Syst & Technol Grp, Fishkill, NY 12533 USA
[4] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
D O I
10.1147/rd.504.0339
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To a large extent, scaling was not seriously challenged in the past. However, a closer look reveals that early signs of scaling limits were seen in high-performance devices in recent technology nodes. To obtain the projected performance gain of 30% per generation, device designers have been forced to relax the device subthreshold leakage continuously from one to several nA/mu m for the 250-nm node to hundreds of nA/mu m for the 65-nm node. Consequently, passive power density is now a significant portion of the power budget of a high-speed microprocessor. In this paper we discuss device and material options to improve device performance when conventional scaling is power-constrained. These options can be separated into three categories: improved short-channel behavior, improved current drive, and improved switching behavior. In the first category fall advanced dielectrics and multi-gate devices. The second category comprises mobility-enhancing measures through stress and substrate material alternatives. The third category focuses mainly on scaling of SOI body thickness to reduce capacitance. We do not provide details of the fabrication of these different device options or the manufacturing challenges that must be met. Rather, we discuss the fundamental scaling issues related to the various device options. We conclude with a brief discussion of the ultimate FET close to the fundamental silicon device limit.
引用
收藏
页码:339 / 361
页数:23
相关论文
共 50 条
  • [41] BEYOND MOORE'S LAW - BEYOND CMOS - POST SILICON
    Loesch, Christian W.
    IDIMT-2009: SYSTEM AND HUMANS, A COMPLEX RELATIONSHIP, 2009, 29 : 413 - 422
  • [42] Nano-CMOS scaling: Novel devices and materials
    Leong, Meikei
    IEEE NMDC 2006: IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE 2006, PROCEEDINGS, 2006, : 88 - 89
  • [43] SCALING LIMITATIONS OF P CHANNEL DEVICES IN A CMOS TECHNOLOGY
    SCOTT, DB
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1981, 28 (10) : 1259 - 1259
  • [44] Silicon MOSFET scaling beyond 0.1 micron
    Iwai, H
    1997 21ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, VOLS 1 AND 2, 1997, : 11 - 18
  • [45] Silicon light emitting devices in CMOS technology
    Chen Hong-Da
    Liu Hai-Jun
    Liu Jin-Bin
    Ming, Gu
    Huang Bei-Ju
    CHINESE PHYSICS LETTERS, 2007, 24 (01) : 265 - 267
  • [46] Modeling Silicon CMOS devices for quantum computing
    Venitucci, Benjamin
    Li, Jing
    Bourdet, Leo
    Niquet, Yann-Michel
    2019 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2019), 2019, : 195 - 198
  • [47] Low temperature characterization of silicon CMOS devices
    Ghibaudo, G
    Balestra, F
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (09): : 1353 - 1366
  • [48] Silicon light emitting devices in CMOS technology
    State Key Lab. on Integrated Optoelectronics, Institute of Semiconductors, Chinese Academy of Sciences, Beijing 100083, China
    Chin. Phys. Lett., 2007, 1 (265-267):
  • [49] Experimental Study of the NIEL Scaling for Silicon Devices
    Nuns, T.
    Inguimbert, C.
    Soonckindt, S.
    Dryer, B.
    Buggey, T.
    Poivey, C.
    2018 18TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2018, : 117 - 124
  • [50] CMOS Scaling Beyond 32nm: Challenges and Opportunities
    Kuhn, Kelin J.
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 310 - +