Silicon CMOS devices beyond scaling

被引:303
|
作者
Haensch, W.
Nowak, E. J.
Dennard, R. H.
Solomon, P. M.
Bryant, A.
Dokumaci, O. H.
Kumar, A.
Wang, X.
Johnson, J. B.
Fischetti, M. V.
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Corp, Syst & Technol Grp, Essex Jct, VT 05452 USA
[3] IBM Corp, Syst & Technol Grp, Fishkill, NY 12533 USA
[4] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
D O I
10.1147/rd.504.0339
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To a large extent, scaling was not seriously challenged in the past. However, a closer look reveals that early signs of scaling limits were seen in high-performance devices in recent technology nodes. To obtain the projected performance gain of 30% per generation, device designers have been forced to relax the device subthreshold leakage continuously from one to several nA/mu m for the 250-nm node to hundreds of nA/mu m for the 65-nm node. Consequently, passive power density is now a significant portion of the power budget of a high-speed microprocessor. In this paper we discuss device and material options to improve device performance when conventional scaling is power-constrained. These options can be separated into three categories: improved short-channel behavior, improved current drive, and improved switching behavior. In the first category fall advanced dielectrics and multi-gate devices. The second category comprises mobility-enhancing measures through stress and substrate material alternatives. The third category focuses mainly on scaling of SOI body thickness to reduce capacitance. We do not provide details of the fabrication of these different device options or the manufacturing challenges that must be met. Rather, we discuss the fundamental scaling issues related to the various device options. We conclude with a brief discussion of the ultimate FET close to the fundamental silicon device limit.
引用
收藏
页码:339 / 361
页数:23
相关论文
共 50 条
  • [31] CMOS device scaling beyond 100nm
    Song, S
    Yi, JH
    Kim, WS
    Lee, JS
    Fujihara, K
    Kang, HK
    Moon, JT
    Lee, MY
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 235 - 238
  • [32] CMOS technology scaling, 0.1 mu m and beyond
    Davari, B
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 555 - 558
  • [33] CMOS nanoelectronics devices for the end of the roadmap and beyond
    Deleonibus, S
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 240 - 246
  • [34] A Material Framework for Beyond-CMOS Devices
    Galatsis, Kos
    Ahn, Charles
    Krivorotov, Ilya
    Kim, Philip
    Lake, Roger
    Wang, Kang L.
    Chang, Jane P.
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2015, 1 : 19 - 27
  • [35] CMOS devices and beyond - A process integration perspective
    Hutchby, JA
    Zhirnov, V
    Cavin, R
    Bourianoff, G
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 2003, 683 : 74 - 80
  • [36] Scaling Beyond CMOS: Turing-Heisenberg Rapproachment
    Zhirnov, Victor V.
    Cavin, Ralph K., III
    2009 PROCEEDINGS OF ESSCIRC, 2009, : 16 - 22
  • [37] Scaling beyond CMOS: Turing-Heisenberg Rapprochement
    Zhirnov, Victor V.
    Cavin, Ralph K., III
    SOLID-STATE ELECTRONICS, 2010, 54 (09) : 810 - 817
  • [38] Video Analytics Using Beyond CMOS Devices
    Narayanan, Vijaykrishnan
    Datta, Suman
    Cauwenberghs, Gert
    Chiarulli, Don
    Levitan, Steve
    Wong, Philip
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [39] CMOS devices and technology-vth variation and scaling
    CEA/LETI
    不详
    Tech. Dig. Int. Electron Meet. IEDM, 2008,
  • [40] Impact of technology scaling on CMOS RF devices and circuits
    Abou-Allam, E
    Manku, T
    Ting, M
    Obrecht, MS
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 361 - 364