Silicon CMOS devices beyond scaling

被引:303
|
作者
Haensch, W.
Nowak, E. J.
Dennard, R. H.
Solomon, P. M.
Bryant, A.
Dokumaci, O. H.
Kumar, A.
Wang, X.
Johnson, J. B.
Fischetti, M. V.
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Corp, Syst & Technol Grp, Essex Jct, VT 05452 USA
[3] IBM Corp, Syst & Technol Grp, Fishkill, NY 12533 USA
[4] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
D O I
10.1147/rd.504.0339
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To a large extent, scaling was not seriously challenged in the past. However, a closer look reveals that early signs of scaling limits were seen in high-performance devices in recent technology nodes. To obtain the projected performance gain of 30% per generation, device designers have been forced to relax the device subthreshold leakage continuously from one to several nA/mu m for the 250-nm node to hundreds of nA/mu m for the 65-nm node. Consequently, passive power density is now a significant portion of the power budget of a high-speed microprocessor. In this paper we discuss device and material options to improve device performance when conventional scaling is power-constrained. These options can be separated into three categories: improved short-channel behavior, improved current drive, and improved switching behavior. In the first category fall advanced dielectrics and multi-gate devices. The second category comprises mobility-enhancing measures through stress and substrate material alternatives. The third category focuses mainly on scaling of SOI body thickness to reduce capacitance. We do not provide details of the fabrication of these different device options or the manufacturing challenges that must be met. Rather, we discuss the fundamental scaling issues related to the various device options. We conclude with a brief discussion of the ultimate FET close to the fundamental silicon device limit.
引用
收藏
页码:339 / 361
页数:23
相关论文
共 50 条
  • [1] New silicon devices beyond CMOS
    Suzuki, E
    Ishii, K
    Sekigawa, T
    JOURNAL DE PHYSIQUE IV, 2002, 12 (PR3): : 27 - 30
  • [2] Beyond CMOS scaling
    Toriumi, A
    1996 54TH ANNUAL DEVICE RESEARCH CONFERENCE DIGEST, 1996, : 8 - 8
  • [3] CMOS scaling and beyond
    Kikkawa, Takamaro
    Lai, Jordan
    Proceedings of the Custom Integrated Circuits Conference, 2009,
  • [4] Can Beyond-CMOS Devices Illuminate Dark Silicon?
    Perricone, Robert
    Hu, X. Sharon
    Nahas, Joseph
    Niemier, Michael
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 13 - 18
  • [5] Can Beyond-CMOS Devices Illuminate Dark Silicon?
    Perricone, Robert
    Hu, X. Sharon
    Nahas, Joseph
    Niemier, Michael
    COMMUNICATIONS OF THE ACM, 2018, 61 (09) : 60 - 69
  • [6] CMOS Scaling Trends and Beyond
    Bohr, Mark T.
    Young, Ian A.
    IEEE MICRO, 2017, 37 (06) : 20 - 29
  • [7] CMOS devices - Device scaling
    Chan, M.
    Inoue, Y.
    Technical Digest - International Electron Devices Meeting, 2000,
  • [8] Scaling CMOS: materials & devices
    Brown, G. A.
    Zeitzoff, P. M.
    Bersuker, G.
    Huff, H. R.
    MATERIALS TODAY, 2004, 7 (01) : 20 - 25
  • [9] Beyond CMOS: quantum devices
    Gautier, J
    MICROELECTRONIC ENGINEERING, 1997, 39 (1-4) : 263 - 272
  • [10] Functional scaling beyond ultimate CMOS
    Hutchby, JA
    Zhirnov, VV
    Cavin, RK
    Bourianoff, GI
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 234 - 239