Design and Implementation of Fine-grain Power Gating with Ground Bounce Suppression

被引:23
作者
Usami, Kimiyoshi [1 ]
Shirai, Toshiaki [1 ]
Hashida, Tasunori [1 ]
Masuda, Hiroki [1 ]
Takeda, Seidai [3 ]
Nakata, Mitsutaka [1 ]
Seki, Naomi [2 ]
Amano, Hideharu [2 ]
Namiki, Mitaro [4 ]
Imai, Masashi [3 ]
Kond, Masaaki [5 ]
Nakamura, Hiroshi [3 ]
机构
[1] Shibaura Inst Technol, Tokyo, Japan
[2] Keio Univ, Keio, Japan
[3] Univ Tokyo, Tokyo, Japan
[4] Tokyo Univ Agr & Technol, Tokyo, Japan
[5] Univ Elect Commu, Tokyo, Japan
来源
22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS | 2009年
基金
日本科学技术振兴机构;
关键词
D O I
10.1109/VLSI.Design.2009.63
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a design and implementation methodology for fine-grain power gating. Since sleep-in and wakeup are controlled in a fine granularity in run time, shortening the transition time between the sleep and active states is strongly required. In particular, shortening the wakeup time is essential because it affects the execution time and hence does the performance. However, this requirement makes suppression of the ground-bounce more difficult. We propose a novel technique to skew the wakeup timings of fine-grain local power domains to suppress the ground bounce. Delay of buffers driving power switches is skewed in the buffer tree by selectively downsizing them. We designed a MIPS R3000 based CPU core in a 90nm CMOS technology and applied our technique to internal function units. Simulation results showed that our technique reduces the rush current to 47% over the case to turn-on the power switches simultaneously. This resulted in suppressing the ground bounce to 53mV with 3.3ns wakeup time. Simulation results from running benchmark programs showed that the total power dissipation for the function units was reduced by up to 15% at 25 degrees C and by 62% at 100 degrees C. Effectiveness in power savings is discussed from the viewpoint of the temperature-dependent break-even points and the consecutive idle time in the program.
引用
收藏
页码:381 / +
页数:2
相关论文
共 12 条
[1]   MiBench: A free, commercially representative embedded benchmark suite [J].
Guthaus, MR ;
Ringenberg, JS ;
Ernst, D ;
Austin, TM ;
Mudge, T ;
Brown, RB .
WWC-4: IEEE INTERNATIONAL WORKSHOP ON WORKLOAD CHARACTERIZATION, 2001, :3-14
[2]   Hierarchical power distribution and power management scheme for a single chip mobile processor [J].
Hattori, Toshihiro ;
Irita, Takahiro ;
Ito, Masayuki ;
Yamamoto, Eiji ;
Kato, Hisashi ;
Sado, Go ;
Yamada, Tetsuhiro ;
Nishiyama, Kunihiko ;
Yagi, Hiroshi ;
Koike, Takao ;
Tsuchihashi, Yoshihiko ;
Higashida, Motoki ;
Asano, Hiroyuki ;
Hayashibara, Izumi ;
Tatezawa, Ken ;
Shimazaki, Yasuhisa ;
Morino, Naozumi ;
Yasu, Yoshihiko ;
Hoshi, Tadashi ;
Miyairi, Yujiro ;
Yanagisawa, Kazumasa ;
Hirose, Kenji ;
Tamaki, Saneaki ;
Yoshioka, Shinichi ;
Ishii, Toshifumi ;
Kanno, Yusuke ;
Mizuno, Hiroyuki ;
Yamada, Tetsuya ;
Irie, Naohiko ;
Tsuchihashi, Reiko ;
Arai, Nobuto ;
Akiyama, Tomohiro ;
Ohno, Koji .
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, :292-+
[3]   Ground bounce in digital VLSI circuits [J].
Heydari, P ;
Pedram, M .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (02) :180-193
[4]  
Hu ZG, 2004, ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P32
[5]  
Kim S, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P22
[6]  
LACKEY D, 2003, P DAC 03
[7]  
LUEFTNER T, 2006, 90NM CMOS LOW POWER
[8]  
*MENT GRAPH, CAL MENT GRAPH
[9]  
ROYANNEZ P, 2005, 90NM LOW LEAKAGE SOC
[10]  
Seki N., 2008, P ICCD 08 OCT