A Mesh-Connected Rings Topology for Network-on-Chip

被引:3
作者
Liu Youyao [1 ]
Han Jungang [1 ]
机构
[1] Xian Univ Posts & Telecommun, Sch Elect Engn, Xian, Peoples R China
来源
2012 13TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS, AND TECHNOLOGIES (PDCAT 2012) | 2012年
关键词
System-on-Chip; Network-on-Chip; Network Topology; Routing Algorithms; Performance evaluation;
D O I
10.1109/PDCAT.2012.142
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
With the feature size of semiconductor technology reduced and (Intellectual Properties) IP cores increased, on chip interconnection network architectures have a great influence on the performance and area of System-on-Chip(SoC) design. Focusing on trade-off performance, cost and implementation, a regular Network-on-Chip ( NoC ) architecture, named Mesh-Connected Rings (MCR) interconnection network, is proposed. The topology of MCR is simple, planar and scalable in architecture, which combines Mesh with Ring. A detailed theoretical analysis for MCR and Mesh is given, and a simulation analysis based on the virtual channel router with wormhole switching is also presented. The results compared with the general Mesh architecture show that MCR has better performance, especially in local traffics and low loads, and lower cost.
引用
收藏
页码:719 / 724
页数:6
相关论文
共 13 条
[1]   A survey of research and practices of network-on-chip [J].
Bjerregaard, Tobias ;
Mahadevan, Shankar .
ACM COMPUTING SURVEYS, 2006, 38 (01) :1-51
[2]  
Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
[3]  
Duato J., 2004, INTERCONNECTION NETW
[4]  
Jayasimha DN, ON CHIP INTERCONNECT
[5]  
Liu YY, 2009, J COMPUT, V4, P201
[6]  
Mullins R, 2004, CONF PROC INT SYMP C, P188
[7]   Performance evaluation and design trade-offs for network-on-chip interconnect architectures [J].
Pande, PP ;
Grecu, C ;
Jones, M ;
Ivanov, A ;
Saleh, R .
IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (08) :1025-1040
[8]  
SALMINEN E, 2007, 10 EUR DIG SYST DES, P503
[9]  
Salminen Erno, HAMALAINEN SURVEY NE
[10]   A Two-Dimensional Low-Diameter Scalable On-Chip Network for Interconnecting Thousands of Cores [J].
Sibai, Fadi N. .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2012, 23 (02) :193-201