Characterizing Approximate Adders and Multipliers Optimized under Different Design Constraints

被引:13
|
作者
Jiang, Honglan [1 ]
Santiago, Francisco J. H. [2 ]
Ansari, Mohammad Saeed [2 ]
Liu, Leibo [1 ]
Cockburn, Bruce F. [2 ]
Lombardi, Fabrizio [3 ]
Han, Jie [2 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing, Peoples R China
[2] Univ Alberta, Edmonton, AB, Canada
[3] Northeastern Univ, Boston, MA 02115 USA
来源
GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI | 2019年
关键词
approximate computing; adder; multiplier; speed; power; SPECULATIVE ADDITION; POWER; ERROR; CIRCUITS;
D O I
10.1145/3299874.3319454
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Taking advantage of the error resilience in many applications as well as the perceptual limitations of humans, numerous approximate arithmetic circuits have been proposed that trade off accuracy for higher speed or lower power in emerging applications that exploit approximate computing. However, characterizing the various approximate designs for a specific application under certain performance constraints becomes a new challenge. In this paper, approximate adders and multipliers are evaluated and compared for a better understanding of their characteristics when the implementations are optimized for performance or power. Although simple truncation can effectively reduce the hardware of an arithmetic circuit, it is shown that some other designs perform better in speed, power and power-delay product. For instance, many approximate adders have a higher performance than a truncated adder. A truncated multiplier is faster but consumes a higher power than most approximate designs for achieving a similar mean error magnitude. The logarithmic multipliers are very fast and power-efficient at a lower accuracy. Approximate multipliers can also be generated by an automated process to be very efficient while ensuring a sufficiently high accuracy.
引用
收藏
页码:393 / 398
页数:6
相关论文
共 50 条
  • [41] Efficient Design of Modified Wallace Tree Approximate Multipliers Based on Imprecise Compressors for Error-Tolerance Applications
    Rao, E. Jagadeeswara
    Samundiswary, P.
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2024, 49 (03) : 4253 - 4270
  • [42] Design of Energy-efficient Gaussian Filters by Combining Refactoring and Approximate Adders
    Monteiro, Marcio
    Aquino, Pedro
    Seidel, Ismael
    Grellert, Mateus
    Soares, Leonardo
    Guntzel, Jose Luis
    Meinhardt, Cristina
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [43] Design and Analysis of Energy Efficient Approximate Multipliers for Image Processing and Deep Neural Network
    Kumari, Anupam
    Palathinkal, Roy Paily
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025, 72 (02) : 854 - 867
  • [44] Design and evaluation of ultra-fast 8-bit approximate multipliers using novel multicolumn inexact compressors
    Karimi, Fereshteh
    Mirzaee, Reza Faghih
    Fakeri-Tabrizi, Ali
    Roohi, Arman
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2023, 51 (07) : 3454 - 3479
  • [45] Design and Analysis of Approximate Multipliers For Error-Tolerant Applications
    Pandey, Anirudha
    Reddy, Manikantta K.
    Yadav, Praveen
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 94 - 97
  • [46] Maximum Error-Aware Design of Approximate Array Multipliers
    Shirane, Kenta
    Yamamoto, Takahiro
    Taniguchi, Ittetsu
    Hara-Azumi, Yuko
    Yamashita, Shigeru
    Tomiyama, Hiroyuki
    2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 73 - 74
  • [47] New design for error-resilient approximate multipliers used in image processing in CNTFET technology
    Samira Shirinabadi Farahani
    Mohammad Reza Reshadinezhad
    Seyed Erfan Fatemieh
    The Journal of Supercomputing, 2024, 80 : 3694 - 3712
  • [48] Efficient and optimized approximate GDI full adders based on dynamic threshold CNTFETs for specific least significant bits
    Sadeghi, Ayoub
    Ghasemi, Razieh
    Ghasemian, Hossein
    Shiri, Nabiollah
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2023, 24 (04) : 599 - 616
  • [49] Exploring Approximate Computing Approaches to Design Power-efficient Multipliers
    Zanandrea, Vinicius
    Meinhardt, Cristina
    PROCEEDINGS OF THE 2022 IFIP/IEEE 30TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2022,
  • [50] Efficient Design of Artificial Neural Networks using Approximate Compressors and Multipliers
    Naresh, Kattekola
    Majumdar, Shubhankar
    Sai, Y. Padma
    Sai, P. Rohith
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 153 - 156